Lines Matching refs:sdma

65 	u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;  in si_dma_ring_get_wptr()
73 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1; in si_dma_ring_set_wptr()
134 for (i = 0; i < adev->sdma.num_instances; i++) { in si_dma_stop()
149 for (i = 0; i < adev->sdma.num_instances; i++) { in si_dma_start()
150 ring = &adev->sdma.instance[i].ring; in si_dma_start()
480 adev->sdma.num_instances = SDMA_MAX_INSTANCE; in si_dma_early_init()
498 &adev->sdma.trap_irq); in si_dma_sw_init()
504 &adev->sdma.trap_irq); in si_dma_sw_init()
508 for (i = 0; i < adev->sdma.num_instances; i++) { in si_dma_sw_init()
509 ring = &adev->sdma.instance[i].ring; in si_dma_sw_init()
514 &adev->sdma.trap_irq, in si_dma_sw_init()
530 for (i = 0; i < adev->sdma.num_instances; i++) in si_dma_sw_fini()
531 amdgpu_ring_fini(&adev->sdma.instance[i].ring); in si_dma_sw_fini()
642 amdgpu_fence_process(&adev->sdma.instance[0].ring); in si_dma_process_trap_irq()
644 amdgpu_fence_process(&adev->sdma.instance[1].ring); in si_dma_process_trap_irq()
659 for (i = 0; i < adev->sdma.num_instances; i++) { in si_dma_set_clockgating_state()
671 for (i = 0; i < adev->sdma.num_instances; i++) { in si_dma_set_clockgating_state()
752 for (i = 0; i < adev->sdma.num_instances; i++) in si_dma_set_ring_funcs()
753 adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs; in si_dma_set_ring_funcs()
763 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST; in si_dma_set_irq_funcs()
764 adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs; in si_dma_set_irq_funcs()
830 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring; in si_dma_set_buffer_funcs()
846 for (i = 0; i < adev->sdma.num_instances; i++) { in si_dma_set_vm_pte_funcs()
848 &adev->sdma.instance[i].ring.sched; in si_dma_set_vm_pte_funcs()
850 adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances; in si_dma_set_vm_pte_funcs()