Searched refs:MSTP (Results 1 – 3 of 3) sorted by relevance
| /arch/sh/kernel/cpu/sh4a/ |
| A D | clock-sh7343.c | 125 #define MSTP(_parent, _reg, _bit, _flags) \ macro 151 [MSTP014] = MSTP(&r_clk, MSTPCR0, 14, 0), 152 [MSTP013] = MSTP(&r_clk, MSTPCR0, 13, 0), 155 [MSTP007] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 7, 0), 156 [MSTP006] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 6, 0), 157 [MSTP005] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 5, 0), 158 [MSTP004] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 4, 0), 159 [MSTP003] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 3, 0), 160 [MSTP002] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 2, 0), 161 [MSTP001] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 1, 0), [all …]
|
| A D | clock-sh7366.c | 128 #define MSTP(_parent, _reg, _bit, _flags) \ macro 154 [MSTP014] = MSTP(&r_clk, MSTPCR0, 14, 0), 155 [MSTP013] = MSTP(&r_clk, MSTPCR0, 13, 0), 158 [MSTP007] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 7, 0), 159 [MSTP006] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 6, 0), 160 [MSTP005] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 5, 0), 161 [MSTP002] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 2, 0), 162 [MSTP001] = MSTP(&div4_clks[DIV4_P], MSTPCR0, 1, 0), 164 [MSTP109] = MSTP(&div4_clks[DIV4_P], MSTPCR1, 9, 0), 175 [MSTP205] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 5, 0), [all …]
|
| /arch/arm/boot/dts/renesas/ |
| A D | r7s72100.dtsi | 463 /* MSTP clocks */
|
Completed in 7 milliseconds