Home
last modified time | relevance | path

Searched refs:TLBTEMP_BASE_2 (Results 1 – 2 of 2) sorted by relevance

/arch/xtensa/mm/
A Dcache.c109 void *src_vaddr = coherent_kvaddr(src, TLBTEMP_BASE_2, vaddr, in copy_user_highpage()
/arch/xtensa/include/asm/
A Dpgtable.h71 #define TLBTEMP_BASE_2 (TLBTEMP_BASE_1 + DCACHE_WAY_SIZE) macro

Completed in 5 milliseconds