Searched refs:CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (Results 1 – 8 of 8) sorted by relevance
278 #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008) macro
72 _il_set_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in _il_grab_nic_access()2574 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in il_rx_queue_update_write_ptr()2729 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in il_txq_update_write_ptr()
2026 _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in _il_release_nic_access()
5428 _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in __il4965_down()
289 #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008) macro
1192 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in _iwl_trans_pcie_stop_device()1422 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in iwl_pcie_d3_complete_suspend()1519 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in iwl_trans_pcie_d3_resume()1541 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in iwl_trans_pcie_d3_resume()2311 u32 write = CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ; in __iwl_trans_pcie_grab_nic_access()2424 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in __releases()
108 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in iwl_pcie_txq_inc_wr_ptr()209 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in iwl_pcie_clear_cmd_in_flight()
187 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); in iwl_pcie_rxq_inc_wr_ptr()
Completed in 49 milliseconds