| /drivers/gpu/drm/amd/display/dc/dml/dcn32/ |
| A D | display_mode_vba_util_32.h | 482 bool Interlace, 618 bool Interlace[], 1014 bool Interlace[],
|
| A D | display_mode_vba_32.c | 437 …ermarksAndPerformanceCalculation.SurfaceParameters[k].InterlaceEnable = mode_lib->vba.Interlace[k]; in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 696 v->MaxVStartupLines[k] = ((mode_lib->vba.Interlace[k] && in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 774 …hParametersWatermarksAndPerformanceCalculation.myPipe.InterlaceEnable = mode_lib->vba.Interlace[k]; in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 1439 isInterlaceTiming = (mode_lib->vba.Interlace[k] && in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 1533 mode_lib->vba.Interlace, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 1597 mode_lib->vba.Interlace, in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 2357 == dm_420 && mode_lib->vba.Interlace[k] == 1 && in dml32_ModeSupportAndSystemConfigurationFull() 2730 …deSupportAndSystemConfigurationFull.SurfParameters[k].InterlaceEnable = mode_lib->vba.Interlace[k]; in dml32_ModeSupportAndSystemConfigurationFull() 2962 mode_lib->vba.MaximumVStartup[i][j][k] = ((mode_lib->vba.Interlace[k] && in dml32_ModeSupportAndSystemConfigurationFull() 3083 mode_lib->vba.Interlace, in dml32_ModeSupportAndSystemConfigurationFull() [all …]
|
| A D | display_mode_vba_util_32.c | 2537 bool Interlace, in dml32_CalculatePrefetchSourceLines() argument 2568 *VInitPreFill = dml_floor((VRatio + (double) VTaps + 1 + Interlace * 0.5 * VRatio) / 2.0, 1); in dml32_CalculatePrefetchSourceLines() 2952 bool Interlace[], in dml32_UseMinimumDCFCLK() 3099 Interlace[k], in dml32_UseMinimumDCFCLK() 5608 bool Interlace[], in dml32_CalculateStutterEfficiency() argument 5862 bool isInterlaceTiming = Interlace[k] && !ProgressiveToInterlaceUnitInOPP; in dml32_CalculateStutterEfficiency()
|
| /drivers/gpu/drm/amd/display/dc/dml/dcn314/ |
| A D | display_mode_vba_314.c | 201 bool Interlace, 502 bool Interlace[], 673 bool Interlace, 1754 bool Interlace, argument 2374 v->Interlace[k], 2431 v->Interlace[k], 2568 v->Interlace[k], 3244 v->Interlace, 4944 v->Interlace[k], 6409 bool Interlace[], argument [all …]
|
| /drivers/gpu/drm/amd/display/dc/dml/dcn20/ |
| A D | display_mode_vba_20v2.c | 85 bool Interlace, 150 bool Interlace, 492 bool Interlace, in CalculateDelayAfterScaler() 873 bool Interlace, in CalculatePrefetchSourceLines() argument 1930 mode_lib->vba.Interlace[k], in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 1972 mode_lib->vba.Interlace[k], in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 2174 mode_lib->vba.Interlace[k], in dml20v2_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 4293 && mode_lib->vba.Interlace[k] == true in dml20v2_ModeSupportAndSystemConfigurationFull() 4649 mode_lib->vba.Interlace[k], in dml20v2_ModeSupportAndSystemConfigurationFull() 4688 mode_lib->vba.Interlace[k], in dml20v2_ModeSupportAndSystemConfigurationFull() [all …]
|
| A D | display_mode_vba_20.c | 126 bool Interlace, 813 bool Interlace, in CalculatePrefetchSourceLines() argument 825 *VInitPreFill = dml_floor((VRatio + vtaps + 1 + Interlace * 0.5 * VRatio) / 2.0, 1); in CalculatePrefetchSourceLines() 1894 mode_lib->vba.Interlace[k], in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 1936 mode_lib->vba.Interlace[k], in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 2140 mode_lib->vba.Interlace[k], in dml20_DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 4172 && mode_lib->vba.Interlace[k] == true in dml20_ModeSupportAndSystemConfigurationFull() 4527 mode_lib->vba.Interlace[k], in dml20_ModeSupportAndSystemConfigurationFull() 4566 mode_lib->vba.Interlace[k], in dml20_ModeSupportAndSystemConfigurationFull() 4757 mode_lib->vba.Interlace[k], in dml20_ModeSupportAndSystemConfigurationFull()
|
| /drivers/gpu/drm/amd/display/dc/dml/dcn31/ |
| A D | display_mode_vba_31.c | 192 bool Interlace, 493 bool Interlace[], 1737 bool Interlace, argument 2355 v->Interlace[k], 2412 v->Interlace[k], 3225 v->Interlace, 3697 myPipe.InterlaceEnable = v->Interlace[k]; 4803 v->Interlace[k], 4858 v->Interlace[k], 6314 bool Interlace[], argument [all …]
|
| /drivers/gpu/drm/amd/display/dc/dml2/ |
| A D | dml2_utils.c | 45 dml_timing_array->Interlace[dst_index] = dml_timing_array->Interlace[src_index]; in dml2_util_copy_dml_timing()
|
| A D | display_mode_core_structs.h | 613 dml_bool_t Interlace[__DML_NUM_PLANES__]; member 1301 dml_bool_t *Interlace; member 1544 dml_bool_t *Interlace; member
|
| A D | dml_display_rq_dlg_calc.c | 215 dml_bool_t interlaced = timing->Interlace[plane_idx]; in dml_rq_dlg_get_dlg_reg()
|
| A D | display_mode_core.c | 219 dml_bool_t Interlace, 2378 dml_bool_t Interlace, in CalculatePrefetchSourceLines() argument 2700 if (display_cfg->timing.Interlace[k] == 1 && ptoi_supported == true) { in PixelClockAdjustmentForProgressiveToInterlaceUnit() 3924 dml_bool_t isInterlaceTiming = p->Interlace[k] && !p->ProgressiveToInterlaceUnitInOPP; in CalculateStutterEfficiency() 4670 p->Interlace[k], in UseMinimumDCFCLK() 6201 if (timing->Interlace[plane_idx] && !ptoi_supported) in CalculateMaxVStartup() 6376 myPipe->InterlaceEnable = mode_lib->ms.cache_display_cfg.timing.Interlace[k]; in dml_prefetch_check() 7983 UseMinimumDCFCLK_params->Interlace = mode_lib->ms.cache_display_cfg.timing.Interlace; in dml_core_mode_support() 8974 myPipe->InterlaceEnable = mode_lib->ms.cache_display_cfg.timing.Interlace[k]; in dml_core_mode_programming() 9788 CalculateStutterEfficiency_params->Interlace = mode_lib->ms.cache_display_cfg.timing.Interlace; in dml_core_mode_programming() [all …]
|
| A D | display_mode_util.c | 538 dml_print("DML: timing_cfg: plane=%d, Interlace = %d\n", i, timing->Interlace[i]); in dml_print_dml_display_cfg_timing()
|
| A D | dml2_translation_helper.c | 765 out->Interlace[location] = in->timing.flags.INTERLACE; in populate_dml_timing_cfg_from_stream_state()
|
| /drivers/gpu/drm/amd/display/dc/dml/dcn30/ |
| A D | display_mode_vba_30.c | 175 bool Interlace, 1612 bool Interlace, in CalculatePrefetchSourceLines() argument 1624 *VInitPreFill = dml_floor((VRatio + vtaps + 1 + Interlace * 0.5 * VRatio) / 2.0, 1); in CalculatePrefetchSourceLines() 2224 v->Interlace[k], in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 2281 v->Interlace[k], in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 2431 myPipe.InterlaceEnable = v->Interlace[k]; in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 4175 …|| (v->OutputFormat[k] == dm_420 && v->Interlace[k] == true && v->ProgressiveToInterlaceUnitInOPP … in dml30_ModeSupportAndSystemConfigurationFull() 4402 v->Interlace[k], in dml30_ModeSupportAndSystemConfigurationFull() 4457 v->Interlace[k], in dml30_ModeSupportAndSystemConfigurationFull() 4764 myPipe.InterlaceEnable = v->Interlace[k]; in dml30_ModeSupportAndSystemConfigurationFull() [all …]
|
| /drivers/gpu/drm/amd/display/dc/dml/dcn21/ |
| A D | display_mode_vba_21.c | 164 bool Interlace, 1212 bool Interlace, in CalculatePrefetchSourceLines() argument 1224 *VInitPreFill = dml_floor((VRatio + vtaps + 1 + Interlace * 0.5 * VRatio) / 2.0, 1); in CalculatePrefetchSourceLines() 1865 mode_lib->vba.Interlace[k], in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 1921 mode_lib->vba.Interlace[k], in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 2148 myPipe.InterlaceEnable = mode_lib->vba.Interlace[k]; in DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerformanceCalculation() 3442 myPipe.InterlaceEnable = mode_lib->vba.Interlace[k]; in CalculatePrefetchSchedulePerPlane() 4387 && mode_lib->vba.Interlace[k] == true in dml21_ModeSupportAndSystemConfigurationFull() 4637 mode_lib->vba.Interlace[k], in dml21_ModeSupportAndSystemConfigurationFull() 4693 mode_lib->vba.Interlace[k], in dml21_ModeSupportAndSystemConfigurationFull()
|
| /drivers/gpu/drm/amd/display/dc/dml/ |
| A D | display_mode_vba.c | 594 mode_lib->vba.Interlace[mode_lib->vba.NumberOfActivePlanes] = dst->interlaced; in fetch_pipe_params() 1055 if (mode_lib->vba.Interlace[k] == 1 in PixelClockAdjustmentForProgressiveToInterlaceUnit()
|
| A D | display_mode_vba.h | 498 bool Interlace[DC__NUM_DPP__MAX]; member
|
| /drivers/gpu/drm/amd/display/dc/bios/ |
| A D | bios_parser.c | 1293 lvds->sLCDTiming.susModeMiscInfo.sbfAccess.Interlace; in get_embedded_panel_info_v1_2() 1411 lvds->sLCDTiming.susModeMiscInfo.sbfAccess.Interlace; in get_embedded_panel_info_v1_3()
|
| /drivers/gpu/drm/radeon/ |
| A D | atombios.h | 3246 USHORT Interlace:1; member 3262 USHORT Interlace:1;
|
| /drivers/gpu/drm/amd/include/ |
| A D | atombios.h | 3723 USHORT Interlace:1; member 3739 USHORT Interlace:1;
|
| /drivers/gpu/drm/amd/display/dc/dml2/dml21/src/dml2_core/ |
| A D | dml2_core_dcn4_calcs.c | 1818 bool Interlace, in CalculatePrefetchSourceLines() argument 1850 …*VInitPreFill = (unsigned int)(math_floor2((VRatio + (double)VTaps + 1 + (Interlace ? 1 : 0) * 0.5… in CalculatePrefetchSourceLines()
|