Home
last modified time | relevance | path

Searched refs:NUM_BANKS (Results 1 – 19 of 19) sorted by relevance

/drivers/gpu/drm/amd/amdgpu/
A Dgfx_v6_0.c464 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
472 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
480 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
570 NUM_BANKS(ADDR_SURF_8_BANK); in gfx_v6_0_tiling_mode_table_init()
578 NUM_BANKS(ADDR_SURF_8_BANK); in gfx_v6_0_tiling_mode_table_init()
586 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
594 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
602 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
610 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
618 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
[all …]
A Dgfx_v8_0.c2184 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2188 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2192 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2196 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2200 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2204 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2208 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2376 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2380 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2384 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
[all …]
A Dgfx_v7_0.c1151 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1155 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1179 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1183 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1330 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1334 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1338 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1354 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1362 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1366 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
[all …]
A Dcikd.h203 # define NUM_BANKS(x) ((x) << 6) macro
A Dsdma_v4_4_2.c170 val = REG_SET_FIELD(val, SDMA_GB_ADDR_CONFIG, NUM_BANKS, 4); in sdma_v4_4_2_inst_init_golden_registers()
176 val = REG_SET_FIELD(val, SDMA_GB_ADDR_CONFIG_READ, NUM_BANKS, in sdma_v4_4_2_inst_init_golden_registers()
A Ddce_v8_0.c1932 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v8_0_crtc_do_set_base()
A Ddce_v6_0.c2020 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v6_0_crtc_do_set_base()
A Ddce_v10_0.c1993 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v10_0_crtc_do_set_base()
A Ddce_v11_0.c2043 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v11_0_crtc_do_set_base()
A Dgfx_v9_4_3.c945 NUM_BANKS); in gfx_v9_4_3_gpu_early_init()
A Dgfx_v9_0.c2128 NUM_BANKS); in gfx_v9_0_gpu_early_init()
/drivers/gpu/drm/radeon/
A Dsi.c2500 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2509 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2518 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2527 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2536 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2545 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2554 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2563 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2572 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2698 NUM_BANKS(ADDR_SURF_8_BANK) | in si_tiling_mode_table_init()
[all …]
A Dcik.c2598 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2602 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
2606 NUM_BANKS(ADDR_SURF_2_BANK)); in cik_tiling_mode_table_init()
2626 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2630 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
2634 NUM_BANKS(ADDR_SURF_2_BANK)); in cik_tiling_mode_table_init()
2827 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2831 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
2855 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2859 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
[all …]
A Dsid.h1221 # define NUM_BANKS(x) ((x) << 20) macro
A Dcikd.h1275 # define NUM_BANKS(x) ((x) << 6) macro
/drivers/gpu/drm/amd/display/dc/hubp/dcn10/
A Ddcn10_hubp.h269 HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, NUM_BANKS, mask_sh),\
467 type NUM_BANKS;\
A Ddcn10_hubp.c150 NUM_BANKS, log_2(info->gfx9.num_banks), in hubp1_program_tiling()
/drivers/gpu/drm/amd/display/amdgpu_dm/
A Damdgpu_dm_plane.c191 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in amdgpu_dm_plane_fill_gfx8_tiling_info_from_flags()
/drivers/gpu/drm/amd/include/
A Dnavi10_enum.h1549 typedef enum NUM_BANKS { enum
1555 } NUM_BANKS; typedef

Completed in 218 milliseconds