Home
last modified time | relevance | path

Searched refs:PACKET3_WAIT_REG_MEM (Results 1 – 23 of 23) sorted by relevance

/drivers/gpu/drm/amd/amdgpu/
A Dvid.h168 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dcikd.h293 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dsoc15d.h177 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dsid.h397 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dnvd.h166 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dgfx_v7_0.c2088 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v7_0_ring_emit_hdp_flush()
3112 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v7_0_ring_emit_pipeline_sync()
3155 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v7_0_ring_emit_vm_flush()
A Dgfx_v6_0.c2292 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v6_0_ring_emit_pipeline_sync()
2319 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v6_0_ring_emit_vm_flush()
A Dgfx_v8_0.c6017 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v8_0_ring_emit_hdp_flush()
6150 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v8_0_ring_emit_pipeline_sync()
6169 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v8_0_ring_emit_vm_flush()
A Dgfx_v9_4_3.c399 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v9_4_3_wait_reg_mem()
A Dgfx_v12_0.c434 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v12_0_wait_reg_mem()
A Dgfx_v11_0.c526 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v11_0_wait_reg_mem()
A Dgfx_v9_0.c1177 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v9_0_wait_reg_mem()
A Dgfx_v10_0.c4016 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in gfx_v10_0_wait_reg_mem()
/drivers/gpu/drm/radeon/
A Dnid.h1194 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dr600_cs.c843 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) { in r600_cs_common_vline_parse()
1751 case PACKET3_WAIT_REG_MEM: in r600_packet3_check()
A Dsid.h1656 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dcikd.h1755 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dsi.c4549 case PACKET3_WAIT_REG_MEM: in si_vm_packet3_gfx_check()
4652 case PACKET3_WAIT_REG_MEM: in si_vm_packet3_compute_check()
5091 radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in si_vm_flush()
A Devergreen_cs.c2087 case PACKET3_WAIT_REG_MEM: in evergreen_packet3_check()
3479 case PACKET3_WAIT_REG_MEM: in evergreen_vm_packet3_check()
A Devergreend.h1578 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dr600d.h1615 #define PACKET3_WAIT_REG_MEM 0x3C macro
A Dni.c2678 radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in cayman_vm_flush()
A Dcik.c3520 radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in cik_hdp_flush_cp_ring_emit()
5733 radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); in cik_vm_flush()

Completed in 921 milliseconds