Home
last modified time | relevance | path

Searched refs:REG_GET (Results 1 – 25 of 129) sorted by relevance

123456

/drivers/gpu/drm/amd/display/dc/hubbub/dcn35/
A Ddcn35_hubbub.c53 REG_GET(DCHUBBUB_DET0_CTRL, DET0_SIZE_CURRENT, in dcn35_init_crb()
56 REG_GET(DCHUBBUB_DET1_CTRL, DET1_SIZE_CURRENT, in dcn35_init_crb()
59 REG_GET(DCHUBBUB_DET2_CTRL, DET2_SIZE_CURRENT, in dcn35_init_crb()
62 REG_GET(DCHUBBUB_DET3_CTRL, DET3_SIZE_CURRENT, in dcn35_init_crb()
410 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A, in hubbub35_wm_read_state()
416 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A, in hubbub35_wm_read_state()
435 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B, in hubbub35_wm_read_state()
441 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B, in hubbub35_wm_read_state()
461 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C, in hubbub35_wm_read_state()
467 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C, in hubbub35_wm_read_state()
[all …]
/drivers/gpu/drm/amd/display/dc/optc/dcn31/
A Ddcn31_optc.c253 REG_GET(OTG_CONTROL, in optc31_read_otg_state()
260 REG_GET(OTG_V_SYNC_A_CNTL, in optc31_read_otg_state()
263 REG_GET(OTG_V_TOTAL, in optc31_read_otg_state()
266 REG_GET(OTG_V_TOTAL_MAX, in optc31_read_otg_state()
269 REG_GET(OTG_V_TOTAL_MIN, in optc31_read_otg_state()
272 REG_GET(OTG_V_TOTAL_CONTROL, in optc31_read_otg_state()
275 REG_GET(OTG_V_TOTAL_CONTROL, in optc31_read_otg_state()
290 REG_GET(OTG_H_SYNC_A_CNTL, in optc31_read_otg_state()
293 REG_GET(OTG_H_TOTAL, in optc31_read_otg_state()
296 REG_GET(OPTC_INPUT_GLOBAL_CONTROL, in optc31_read_otg_state()
[all …]
/drivers/gpu/drm/amd/display/dc/hubp/dcn20/
A Ddcn20_hubp.c1140 REG_GET(HUBPRET_CONTROL, in hubp2_read_state_common()
1159 REG_GET(BLANK_OFFSET_1, in hubp2_read_state_common()
1162 REG_GET(DST_DIMENSIONS, in hubp2_read_state_common()
1200 REG_GET(NOM_PARAMETERS_4, in hubp2_read_state_common()
1203 REG_GET(NOM_PARAMETERS_5, in hubp2_read_state_common()
1235 REG_GET(NOM_PARAMETERS_6, in hubp2_read_state_common()
1238 REG_GET(NOM_PARAMETERS_7, in hubp2_read_state_common()
1300 REG_GET(HUBP_CLK_CNTL, in hubp2_read_state_common()
1373 REG_GET(HUBPRET_CONTROL, in hubp2_validate_dml_output()
1469 REG_GET(BLANK_OFFSET_1, in hubp2_validate_dml_output()
[all …]
/drivers/gpu/drm/amd/display/dc/hubp/dcn10/
A Ddcn10_hubp.c95 REG_GET(DCHUBP_CNTL, in hubp1_get_underflow_status()
899 REG_GET(HUBPRET_CONTROL, in hubp1_read_state_common()
928 REG_GET(BLANK_OFFSET_1, in hubp1_read_state_common()
931 REG_GET(DST_DIMENSIONS, in hubp1_read_state_common()
962 REG_GET(NOM_PARAMETERS_0, in hubp1_read_state_common()
966 REG_GET(NOM_PARAMETERS_1, in hubp1_read_state_common()
969 REG_GET(NOM_PARAMETERS_4, in hubp1_read_state_common()
972 REG_GET(NOM_PARAMETERS_5, in hubp1_read_state_common()
1004 REG_GET(NOM_PARAMETERS_6, in hubp1_read_state_common()
1007 REG_GET(NOM_PARAMETERS_7, in hubp1_read_state_common()
[all …]
/drivers/gpu/drm/amd/display/dc/pg/dcn35/
A Ddcn35_pg_cntl.c57 REG_GET(DOMAIN16_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, &pwr_status); in pg_cntl35_dsc_pg_status()
60 REG_GET(DOMAIN17_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, &pwr_status); in pg_cntl35_dsc_pg_status()
63 REG_GET(DOMAIN18_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, &pwr_status); in pg_cntl35_dsc_pg_status()
66 REG_GET(DOMAIN19_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, &pwr_status); in pg_cntl35_dsc_pg_status()
103 REG_GET(DC_IP_REQUEST_CNTL, IP_REQUEST_EN, &org_ip_request_cntl); in pg_cntl35_dsc_pg_control()
163 REG_GET(DOMAIN0_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, &pwr_status); in pg_cntl35_hubp_dpp_pg_status()
208 REG_GET(DC_IP_REQUEST_CNTL, IP_REQUEST_EN, &org_ip_request_cntl); in pg_cntl35_hubp_dpp_pg_control()
252 REG_GET(DOMAIN25_PG_STATUS, in pg_cntl35_hpo_pg_status()
300 REG_GET(DOMAIN22_PG_STATUS, in pg_cntl35_io_clk_status()
350 REG_GET(DOMAIN24_PG_STATUS, in pg_cntl35_plane_otg_status()
[all …]
/drivers/gpu/drm/amd/display/dc/hubp/dcn21/
A Ddcn21_hubp.c90 REG_GET(VBLANK_PARAMETERS_5, in apply_DEDCN21_142_wa_for_hostvm_deadline()
98 REG_GET(VBLANK_PARAMETERS_6, in apply_DEDCN21_142_wa_for_hostvm_deadline()
106 REG_GET(FLIP_PARAMETERS_3, in apply_DEDCN21_142_wa_for_hostvm_deadline()
114 REG_GET(FLIP_PARAMETERS_4, in apply_DEDCN21_142_wa_for_hostvm_deadline()
267 REG_GET(HUBPRET_CONTROL, in hubp21_validate_dml_output()
360 REG_GET(BLANK_OFFSET_1, in hubp21_validate_dml_output()
362 REG_GET(DST_DIMENSIONS, in hubp21_validate_dml_output()
401 REG_GET(NOM_PARAMETERS_4, in hubp21_validate_dml_output()
403 REG_GET(NOM_PARAMETERS_5, in hubp21_validate_dml_output()
419 REG_GET(NOM_PARAMETERS_6, in hubp21_validate_dml_output()
[all …]
/drivers/gpu/drm/amd/display/dc/hubp/dcn401/
A Ddcn401_hubp.c794 REG_GET(HUBPRET_CONTROL, in hubp401_read_state()
827 REG_GET(BLANK_OFFSET_1, in hubp401_read_state()
830 REG_GET(DST_DIMENSIONS, in hubp401_read_state()
855 REG_GET(NOM_PARAMETERS_0, in hubp401_read_state()
858 REG_GET(NOM_PARAMETERS_1, in hubp401_read_state()
861 REG_GET(NOM_PARAMETERS_4, in hubp401_read_state()
864 REG_GET(NOM_PARAMETERS_5, in hubp401_read_state()
884 REG_GET(NOM_PARAMETERS_2, in hubp401_read_state()
887 REG_GET(NOM_PARAMETERS_3, in hubp401_read_state()
890 REG_GET(NOM_PARAMETERS_6, in hubp401_read_state()
[all …]
/drivers/gpu/drm/amd/display/dc/dcn301/
A Ddcn301_panel_cntl.c57 REG_GET(BL_PWM_PERIOD_CNTL, BL_PWM_PERIOD, &bl_period); in dcn301_get_16_bit_backlight_from_pwm()
58 REG_GET(BL_PWM_PERIOD_CNTL, BL_PWM_PERIOD_BITCNT, &bl_int_count); in dcn301_get_16_bit_backlight_from_pwm()
60 REG_GET(BL_PWM_CNTL, BL_ACTIVE_INT_FRAC_CNT, &bl_pwm); in dcn301_get_16_bit_backlight_from_pwm()
61 REG_GET(BL_PWM_CNTL, BL_PWM_FRACTIONAL_EN, &fractional_duty_cycle_en); in dcn301_get_16_bit_backlight_from_pwm()
106 REG_GET(BL_PWM_CNTL, BL_ACTIVE_INT_FRAC_CNT, &value); in dcn301_panel_cntl_hw_init()
134 REG_GET(PWRSEQ_REF_DIV, BL_PWM_REF_DIV, in dcn301_panel_cntl_hw_init()
163 REG_GET(PWRSEQ_CNTL, PANEL_BLON, &value); in dcn301_is_panel_backlight_on()
173 REG_GET(PWRSEQ_STATE, PANEL_PWRSEQ_TARGET_STATE_R, &pwr_seq_state); in dcn301_is_panel_powered_on()
191 REG_GET(PWRSEQ_REF_DIV, BL_PWM_REF_DIV, in dcn301_store_backlight_level()
/drivers/gpu/drm/amd/display/dc/dce/
A Ddce_panel_cntl.c58 REG_GET(BL_PWM_PERIOD_CNTL, BL_PWM_PERIOD, &bl_period); in dce_get_16_bit_backlight_from_pwm()
59 REG_GET(BL_PWM_PERIOD_CNTL, BL_PWM_PERIOD_BITCNT, &bl_int_count); in dce_get_16_bit_backlight_from_pwm()
62 REG_GET(BL_PWM_CNTL, BL_ACTIVE_INT_FRAC_CNT, (uint32_t *)(&bl_pwm)); in dce_get_16_bit_backlight_from_pwm()
63 REG_GET(BL_PWM_CNTL, BL_PWM_FRACTIONAL_EN, &fractional_duty_cycle_en); in dce_get_16_bit_backlight_from_pwm()
99 REG_GET(BL_PWM_CNTL, BL_ACTIVE_INT_FRAC_CNT, &value); in dce_panel_cntl_hw_init()
119 REG_GET(PWRSEQ_REF_DIV, BL_PWM_REF_DIV, in dce_panel_cntl_hw_init()
153 REG_GET(PWRSEQ_CNTL, LVTMA_PWRSEQ_TARGET_STATE, &pwrseq_target_state); in dce_is_panel_backlight_on()
166 REG_GET(PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, &pwr_seq_state); in dce_is_panel_powered_on()
184 REG_GET(PWRSEQ_REF_DIV, BL_PWM_REF_DIV, in dce_store_backlight_level()
A Ddce_i2c_hw.c74 REG_GET(DC_I2C_SW_STATUS, DC_I2C_SW_STATUS, &i2c_sw_status); in get_channel_status()
121 REG_GET(DC_I2C_DATA, DC_I2C_DATA, &i2c_data); in process_channel_reply()
133 REG_GET(HW_STATUS, DC_I2C_DDC1_HW_STATUS, &i2c_hw_status); in is_engine_available()
137 REG_GET(DC_I2C_ARBITRATION, DC_I2C_REG_RW_CNTL_STATUS, &arbitrate); in is_engine_available()
148 REG_GET(DC_I2C_SW_STATUS, DC_I2C_SW_STATUS, &i2c_sw_status); in is_hw_busy()
299 REG_GET(DC_I2C_ARBITRATION, DC_I2C_REG_RW_CNTL_STATUS, &arbitrate); in acquire_engine()
311 REG_GET(DC_I2C_ARBITRATION, DC_I2C_REG_RW_CNTL_STATUS, &arbitrate); in acquire_engine()
395 REG_GET(DC_I2C_ARBITRATION, DC_I2C_REG_RW_CNTL_STATUS, &arbitrate); in cntl_stuck_hw_workaround()
401 REG_GET(DC_I2C_ARBITRATION, DC_I2C_REG_RW_CNTL_STATUS, &arbitrate); in cntl_stuck_hw_workaround()
415 REG_GET(DC_I2C_SW_STATUS, DC_I2C_SW_STATUS, &i2c_sw_status); in release_engine()
/drivers/gpu/drm/amd/display/dc/hubbub/dcn32/
A Ddcn32_hubbub.c54 REG_GET(DCHUBBUB_DET0_CTRL, DET0_SIZE_CURRENT, in dcn32_init_crb()
57 REG_GET(DCHUBBUB_DET1_CTRL, DET1_SIZE_CURRENT, in dcn32_init_crb()
60 REG_GET(DCHUBBUB_DET2_CTRL, DET2_SIZE_CURRENT, in dcn32_init_crb()
63 REG_GET(DCHUBBUB_DET3_CTRL, DET3_SIZE_CURRENT, in dcn32_init_crb()
66 REG_GET(DCHUBBUB_COMPBUF_CTRL, COMPBUF_SIZE_CURRENT, in dcn32_init_crb()
859 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A, in hubbub32_wm_read_state()
865 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A, in hubbub32_wm_read_state()
879 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B, in hubbub32_wm_read_state()
885 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B, in hubbub32_wm_read_state()
899 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C, in hubbub32_wm_read_state()
[all …]
/drivers/gpu/drm/amd/display/dc/optc/dcn10/
A Ddcn10_optc.c757 REG_GET(OTG_V_SYNC_A_CNTL, in optc1_enable_reset_trigger()
1297 REG_GET(OTG_STEREO_STATUS, in optc1_is_stereo_left_eye()
1336 REG_GET(OTG_CONTROL, in optc1_read_otg_state()
1343 REG_GET(OTG_V_SYNC_A_CNTL, in optc1_read_otg_state()
1346 REG_GET(OTG_V_TOTAL, in optc1_read_otg_state()
1349 REG_GET(OTG_V_TOTAL_MAX, in optc1_read_otg_state()
1352 REG_GET(OTG_V_TOTAL_MIN, in optc1_read_otg_state()
1376 REG_GET(OTG_H_TOTAL, in optc1_read_otg_state()
1410 REG_GET(OTG_CONTROL, in optc1_get_otg_active_size()
1580 REG_GET(OTG_CRC0_DATA_B, in optc1_get_crc()
[all …]
/drivers/gpu/drm/amd/display/dmub/src/
A Ddmub_dcn401.c48 REG_GET(DCN_VM_FB_LOCATION_BASE, FB_BASE, &tmp); in dmub_dcn401_get_fb_base_offset()
51 REG_GET(DCN_VM_FB_OFFSET, FB_OFFSET, &tmp); in dmub_dcn401_get_fb_base_offset()
71 REG_GET(DMCUB_CNTL, in dmub_dcn401_reset()
73 REG_GET(DMCUB_CNTL2, in dmub_dcn401_reset()
92 REG_GET(DMCUB_CNTL, DMCUB_PWAIT_MODE_STATUS, &pwait_mode); in dmub_dcn401_reset()
313 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_hw_init); in dmub_dcn401_is_hw_init()
322 REG_GET(CC_DC_PIPE_DIS, DC_DMCUB_ENABLE, &supported); in dmub_dcn401_is_supported()
464 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_dmub_enabled); in dmub_dcn401_get_diagnostic_data()
467 REG_GET(DMCUB_CNTL, DMCUB_PWAIT_MODE_STATUS, &is_pwait); in dmub_dcn401_get_diagnostic_data()
470 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &is_soft_reset); in dmub_dcn401_get_diagnostic_data()
[all …]
A Ddmub_dcn31.c68 REG_GET(DCN_VM_FB_LOCATION_BASE, FB_BASE, &tmp); in dmub_dcn31_get_fb_base_offset()
71 REG_GET(DCN_VM_FB_OFFSET, FB_OFFSET, &tmp); in dmub_dcn31_get_fb_base_offset()
89 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &in_reset); in dmub_dcn31_reset()
119 REG_GET(DMCUB_CNTL, DMCUB_PWAIT_MODE_STATUS, &pwait_mode); in dmub_dcn31_reset()
128 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_enabled); in dmub_dcn31_reset()
297 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_enable); in dmub_dcn31_is_hw_init()
306 REG_GET(CC_DC_PIPE_DIS, DC_DMCUB_ENABLE, &supported); in dmub_dcn31_is_supported()
466 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_dmub_enabled); in dmub_dcn31_get_diagnostic_data()
469 REG_GET(DMCUB_CNTL, DMCUB_PWAIT_MODE_STATUS, &is_pwait); in dmub_dcn31_get_diagnostic_data()
472 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &is_soft_reset); in dmub_dcn31_get_diagnostic_data()
[all …]
A Ddmub_dcn35.c73 REG_GET(DCN_VM_FB_LOCATION_BASE, FB_BASE, &tmp); in dmub_dcn35_get_fb_base_offset()
76 REG_GET(DCN_VM_FB_OFFSET, FB_OFFSET, &tmp); in dmub_dcn35_get_fb_base_offset()
94 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &in_reset); in dmub_dcn35_reset()
95 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_enabled); in dmub_dcn35_reset()
120 REG_GET(DMCUB_CNTL, DMCUB_PWAIT_MODE_STATUS, &pwait_mode); in dmub_dcn35_reset()
333 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_enable); in dmub_dcn35_is_hw_init()
342 REG_GET(CC_DC_PIPE_DIS, DC_DMCUB_ENABLE, &supported); in dmub_dcn35_is_supported()
505 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_dmub_enabled); in dmub_dcn35_get_diagnostic_data()
508 REG_GET(DMCUB_CNTL, DMCUB_PWAIT_MODE_STATUS, &is_pwait); in dmub_dcn35_get_diagnostic_data()
511 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &is_soft_reset); in dmub_dcn35_get_diagnostic_data()
[all …]
A Ddmub_dcn20.c72 REG_GET(DCN_VM_FB_LOCATION_BASE, FB_BASE, &tmp); in dmub_dcn20_get_fb_base_offset()
75 REG_GET(DCN_VM_FB_OFFSET, FB_OFFSET, &tmp); in dmub_dcn20_get_fb_base_offset()
100 REG_GET(DMCUB_CNTL, DMCUB_SOFT_RESET, &in_reset); in dmub_dcn20_reset()
353 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_hw_init); in dmub_dcn20_is_hw_init()
362 REG_GET(CC_DC_PIPE_DIS, DC_DMCUB_ENABLE, &supported); in dmub_dcn20_is_supported()
462 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_dmub_enabled); in dmub_dcn20_get_diagnostic_data()
465 REG_GET(DMCUB_CNTL, DMCUB_SOFT_RESET, &is_soft_reset); in dmub_dcn20_get_diagnostic_data()
468 REG_GET(DMCUB_SEC_CNTL, DMCUB_SEC_RESET_STATUS, &is_sec_reset); in dmub_dcn20_get_diagnostic_data()
471 REG_GET(DMCUB_CNTL, DMCUB_TRACEPORT_EN, &is_traceport_enabled); in dmub_dcn20_get_diagnostic_data()
474 REG_GET(DMCUB_REGION3_CW0_TOP_ADDRESS, DMCUB_REGION3_CW0_ENABLE, &is_cw0_enabled); in dmub_dcn20_get_diagnostic_data()
[all …]
A Ddmub_dcn32.c74 REG_GET(DCN_VM_FB_LOCATION_BASE, FB_BASE, &tmp); in dmub_dcn32_get_fb_base_offset()
77 REG_GET(DCN_VM_FB_OFFSET, FB_OFFSET, &tmp); in dmub_dcn32_get_fb_base_offset()
95 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &in_reset); in dmub_dcn32_reset()
321 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_hw_init); in dmub_dcn32_is_hw_init()
330 REG_GET(CC_DC_PIPE_DIS, DC_DMCUB_ENABLE, &supported); in dmub_dcn32_is_supported()
470 REG_GET(DMCUB_CNTL, DMCUB_ENABLE, &is_dmub_enabled); in dmub_dcn32_get_diagnostic_data()
473 REG_GET(DMCUB_CNTL2, DMCUB_SOFT_RESET, &is_soft_reset); in dmub_dcn32_get_diagnostic_data()
476 REG_GET(DMCUB_SEC_CNTL, DMCUB_SEC_RESET_STATUS, &is_sec_reset); in dmub_dcn32_get_diagnostic_data()
479 REG_GET(DMCUB_CNTL, DMCUB_TRACEPORT_EN, &is_traceport_enabled); in dmub_dcn32_get_diagnostic_data()
482 REG_GET(DMCUB_REGION3_CW0_TOP_ADDRESS, DMCUB_REGION3_CW0_ENABLE, &is_cw0_enabled); in dmub_dcn32_get_diagnostic_data()
[all …]
/drivers/gpu/drm/amd/display/dc/mpc/dcn10/
A Ddcn10_mpc.c150 REG_GET(MPCC_TOP_SEL[mpcc_id], in mpc1_assert_mpcc_idle_before_connect()
382 REG_GET(MPCC_OPP_ID[mpcc_id], MPCC_OPP_ID, &opp_id); in mpc1_mpc_init_single_inst()
409 REG_GET(MUX[tree->opp_id], MPC_OUT_MUX, &out_mux); in mpc1_init_mpcc_list_from_hw()
413 REG_GET(MPCC_OPP_ID[mpcc_id], MPCC_OPP_ID, &opp_id); in mpc1_init_mpcc_list_from_hw()
414 REG_GET(MPCC_TOP_SEL[mpcc_id], MPCC_TOP_SEL, &top_sel); in mpc1_init_mpcc_list_from_hw()
415 REG_GET(MPCC_BOT_SEL[mpcc_id], MPCC_BOT_SEL, &bot_sel); in mpc1_init_mpcc_list_from_hw()
429 REG_GET(MPCC_OPP_ID[bot_mpcc_id], MPCC_OPP_ID, &opp_id); in mpc1_init_mpcc_list_from_hw()
430 REG_GET(MPCC_TOP_SEL[bot_mpcc_id], MPCC_TOP_SEL, &top_sel); in mpc1_init_mpcc_list_from_hw()
449 REG_GET(MPCC_OPP_ID[mpcc_inst], MPCC_OPP_ID, &s->opp_id); in mpc1_read_mpcc_state()
450 REG_GET(MPCC_TOP_SEL[mpcc_inst], MPCC_TOP_SEL, &s->dpp_id); in mpc1_read_mpcc_state()
[all …]
/drivers/gpu/drm/amd/display/dc/hpo/dcn31/
A Ddcn31_hpo_dp_stream_encoder.c498 REG_GET(DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL, in dcn31_hpo_dp_stream_enc_update_dp_info_packets()
540 REG_GET(DP_SYM32_ENC_SDP_GSP_CONTROL0, GSP_VIDEO_CONTINUOUS_TRANSMISSION_ENABLE, &gsp0_enabled); in hpo_dp_is_gsp_enabled()
541 REG_GET(DP_SYM32_ENC_SDP_GSP_CONTROL2, GSP_VIDEO_CONTINUOUS_TRANSMISSION_ENABLE, &gsp2_enabled); in hpo_dp_is_gsp_enabled()
695 REG_GET(DP_SYM32_ENC_CONTROL, in dcn31_hpo_dp_stream_enc_read_state()
697 REG_GET(DP_SYM32_ENC_VID_STREAM_CONTROL, in dcn31_hpo_dp_stream_enc_read_state()
699 REG_GET(DP_STREAM_ENC_INPUT_MUX_CONTROL, in dcn31_hpo_dp_stream_enc_read_state()
707 REG_GET(DP_SYM32_ENC_SDP_CONTROL, in dcn31_hpo_dp_stream_enc_read_state()
712 REG_GET(DP_STREAM_MAPPER_CONTROL0, in dcn31_hpo_dp_stream_enc_read_state()
716 REG_GET(DP_STREAM_MAPPER_CONTROL1, in dcn31_hpo_dp_stream_enc_read_state()
720 REG_GET(DP_STREAM_MAPPER_CONTROL2, in dcn31_hpo_dp_stream_enc_read_state()
[all …]
/drivers/gpu/drm/amd/display/dc/hubbub/dcn21/
A Ddcn21_hubbub.c628 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A, in hubbub21_wm_read_state()
631 REG_GET(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A, in hubbub21_wm_read_state()
634 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A, in hubbub21_wm_read_state()
642 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B, in hubbub21_wm_read_state()
645 REG_GET(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_B, in hubbub21_wm_read_state()
648 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B, in hubbub21_wm_read_state()
656 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C, in hubbub21_wm_read_state()
659 REG_GET(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_C, in hubbub21_wm_read_state()
662 REG_GET(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C, in hubbub21_wm_read_state()
670 REG_GET(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_D, in hubbub21_wm_read_state()
[all …]
/drivers/gpu/drm/amd/display/dc/dio/dcn314/
A Ddcn314_dio_stream_encoder.c59 REG_GET(DIG_FE_CNTL, DIG_SYMCLK_FE_ON, &is_symclk_on); in enc314_reset_fifo()
91 REG_GET(DIG_FIFO_CTRL0, DIG_FIFO_ENABLE, &reset_val); in enc314_is_fifo_enabled()
410 REG_GET(DP_DSC_CNTL, DP_DSC_MODE, &s->dsc_mode); in enc314_read_state()
412 REG_GET(DP_GSP11_CNTL, DP_SEC_GSP11_LINE_NUM, &s->sec_gsp_pps_line_num); in enc314_read_state()
414 REG_GET(DP_MSA_VBID_MISC, DP_VBID6_LINE_REFERENCE, &s->vbid6_line_reference); in enc314_read_state()
415 REG_GET(DP_MSA_VBID_MISC, DP_VBID6_LINE_NUM, &s->vbid6_line_num); in enc314_read_state()
417 REG_GET(DP_GSP11_CNTL, DP_SEC_GSP11_ENABLE, &s->sec_gsp_pps_enable); in enc314_read_state()
418 REG_GET(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, &s->sec_stream_enable); in enc314_read_state()
/drivers/gpu/drm/amd/display/dc/dsc/dcn401/
A Ddcn401_dsc.c99 REG_GET(DSC_TOP_CONTROL, DSC_CLOCK_EN, &s->dsc_clock_en); in dsc401_read_state()
100 REG_GET(DSCC_PPS_CONFIG3, SLICE_WIDTH, &s->dsc_slice_width); in dsc401_read_state()
101 REG_GET(DSCC_PPS_CONFIG1, BITS_PER_PIXEL, &s->dsc_bits_per_pixel); in dsc401_read_state()
102 REG_GET(DSCC_PPS_CONFIG3, SLICE_HEIGHT, &s->dsc_slice_height); in dsc401_read_state()
103 REG_GET(DSCC_PPS_CONFIG1, CHUNK_SIZE, &s->dsc_chunk_size); in dsc401_read_state()
104 REG_GET(DSCC_PPS_CONFIG2, PIC_WIDTH, &s->dsc_pic_width); in dsc401_read_state()
105 REG_GET(DSCC_PPS_CONFIG2, PIC_HEIGHT, &s->dsc_pic_height); in dsc401_read_state()
106 REG_GET(DSCC_PPS_CONFIG7, SLICE_BPG_OFFSET, &s->dsc_slice_bpg_offset); in dsc401_read_state()
147 REG_GET(DSC_TOP_CONTROL, DSC_CLOCK_EN, &dsc_clock_en); in dsc401_enable()
170 REG_GET(DSC_TOP_CONTROL, DSC_CLOCK_EN, &dsc_clock_en); in dsc401_disable()
/drivers/gpu/drm/amd/display/dc/optc/dcn20/
A Ddcn20_optc.c157 REG_GET(OPTC_DATA_FORMAT_CONTROL, in optc2_get_dsc_status()
281 REG_GET(OTG_H_TOTAL, OTG_H_TOTAL, &slave_h_total); in optc2_align_vblanks()
291 REG_GET(OTG_MASTER_UPDATE_LOCK, in optc2_align_vblanks()
297 REG_GET(OTG_V_BLANK_START_END, in optc2_align_vblanks()
299 REG_GET(OTG_H_TOTAL, OTG_H_TOTAL, &master_h_total); in optc2_align_vblanks()
420 REG_GET(OTG_V_BLANK_START_END, OTG_V_BLANK_START, &v_blank_start); in optc2_lock_doublebuffer_enable()
422 REG_GET(OTG_H_BLANK_START_END, OTG_H_BLANK_START, &h_blank_start); in optc2_lock_doublebuffer_enable()
502 REG_GET(OTG_DRR_CONTROL, OTG_V_TOTAL_LAST_USED_BY_DRR, refresh_rate); in optc2_get_last_used_drr_vtotal()
/drivers/gpu/drm/amd/display/dc/dio/dcn20/
A Ddcn20_stream_encoder.c356 REG_GET(DP_DSC_CNTL, DP_DSC_MODE, &s->dsc_mode); in enc2_read_state()
358 REG_GET(DP_DSC_CNTL, DP_DSC_SLICE_WIDTH, &s->dsc_slice_width); in enc2_read_state()
359 REG_GET(DP_SEC_CNTL6, DP_SEC_GSP7_LINE_NUM, &s->sec_gsp_pps_line_num); in enc2_read_state()
361 REG_GET(DP_MSA_VBID_MISC, DP_VBID6_LINE_REFERENCE, &s->vbid6_line_reference); in enc2_read_state()
362 REG_GET(DP_MSA_VBID_MISC, DP_VBID6_LINE_NUM, &s->vbid6_line_num); in enc2_read_state()
364 REG_GET(DP_SEC_CNTL, DP_SEC_GSP7_ENABLE, &s->sec_gsp_pps_enable); in enc2_read_state()
365 REG_GET(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, &s->sec_stream_enable); in enc2_read_state()
452 REG_GET(DP_SEC_METADATA_TRANSMISSION, in enc2_stream_encoder_update_dp_info_packets()
587 REG_GET(DIG_FIFO_STATUS, in enc2_get_fifo_cal_average_level()
/drivers/gpu/drm/amd/display/dc/mpc/dcn30/
A Ddcn30_mpc.c84 REG_GET(DWB_MUX[dwb_id], MPC_DWB0_MUX_STATUS, &status); in mpc3_is_dwb_idle()
936 REG_GET(RMU_3DLUT_MODE[rmu_idx], in get3dlut_config()
939 REG_GET(RMU_3DLUT_READ_WRITE_CONTROL[rmu_idx], in get3dlut_config()
1493 REG_GET(SHAPER_CONTROL[0], in mpc3_read_mpcc_state()
1495 REG_GET(RMU_3DLUT_MODE[0], in mpc3_read_mpcc_state()
1497 REG_GET(RMU_3DLUT_READ_WRITE_CONTROL[0], in mpc3_read_mpcc_state()
1499 REG_GET(RMU_3DLUT_MODE[0], in mpc3_read_mpcc_state()
1502 REG_GET(SHAPER_CONTROL[1], in mpc3_read_mpcc_state()
1504 REG_GET(RMU_3DLUT_MODE[1], in mpc3_read_mpcc_state()
1506 REG_GET(RMU_3DLUT_READ_WRITE_CONTROL[1], in mpc3_read_mpcc_state()
[all …]

Completed in 58 milliseconds

123456