| /drivers/gpu/drm/mgag200/ |
| A D | mgag200_bmc.c | 22 WREG8(DAC_INDEX, MGA1064_GEN_IO_CTL); in mgag200_bmc_stop_scanout() 28 WREG8(DAC_INDEX, MGA1064_GEN_IO_DATA); in mgag200_bmc_stop_scanout() 38 WREG8(DAC_INDEX, MGA1064_SPAREREG); in mgag200_bmc_stop_scanout() 49 WREG8(DAC_INDEX, MGA1064_SPAREREG); in mgag200_bmc_stop_scanout() 63 WREG8(DAC_INDEX, MGA1064_SPAREREG); in mgag200_bmc_stop_scanout() 76 WREG8(DAC_INDEX, MGA1064_REMHEADCTL2); in mgag200_bmc_start_scanout() 79 WREG8(DAC_DATA, tmp); in mgag200_bmc_start_scanout() 85 WREG8(DAC_INDEX, MGA1064_REMHEADCTL2); in mgag200_bmc_start_scanout() 86 WREG8(DAC_DATA, tmp); in mgag200_bmc_start_scanout() 89 WREG8(DAC_INDEX, MGA1064_SPAREREG); in mgag200_bmc_start_scanout() [all …]
|
| A D | mgag200_g200wb.c | 117 WREG8(MGAREG_CRTC_INDEX, 0x1e); in mgag200_g200wb_pixpllc_atomic_update() 120 WREG8(MGAREG_CRTC_DATA, tmp+1); in mgag200_g200wb_pixpllc_atomic_update() 127 WREG8(DAC_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() 132 WREG8(DAC_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() 142 WREG8(DAC_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() 150 WREG8(DAC_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() 174 WREG8(DAC_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() 180 WREG8(DAC_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() 183 WREG8(MGAREG_SEQ_INDEX, 1); in mgag200_g200wb_pixpllc_atomic_update() 186 WREG8(MGAREG_SEQ_DATA, tmp); in mgag200_g200wb_pixpllc_atomic_update() [all …]
|
| A D | mgag200_drv.h | 44 WREG8(MGA_MISC_OUT, v) 62 WREG8(ATTR_INDEX, reg); \ 63 WREG8(ATTR_DATA, v); \ 68 WREG8(MGAREG_SEQ_INDEX, reg); \ 74 WREG8(MGAREG_SEQ_INDEX, reg); \ 75 WREG8(MGAREG_SEQ_DATA, v); \ 87 WREG8(MGAREG_CRTC_DATA, v); \ 107 WREG8(GFX_INDEX, reg); \ 108 WREG8(GFX_DATA, v); \ 116 WREG8(DAC_INDEX, reg); \ [all …]
|
| A D | mgag200_g200ev.c | 121 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200ev_pixpllc_atomic_update() 124 WREG8(DAC_DATA, tmp); in mgag200_g200ev_pixpllc_atomic_update() 128 WREG8(MGAREG_MEM_MISC_WRITE, tmp); in mgag200_g200ev_pixpllc_atomic_update() 132 WREG8(DAC_DATA, tmp & ~0x40); in mgag200_g200ev_pixpllc_atomic_update() 134 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200ev_pixpllc_atomic_update() 137 WREG8(DAC_DATA, tmp); in mgag200_g200ev_pixpllc_atomic_update() 148 WREG8(DAC_DATA, tmp); in mgag200_g200ev_pixpllc_atomic_update() 156 WREG8(DAC_DATA, tmp); in mgag200_g200ev_pixpllc_atomic_update() 160 WREG8(DAC_DATA, tmp | 0x40); in mgag200_g200ev_pixpllc_atomic_update() 164 WREG8(MGAREG_MEM_MISC_WRITE, tmp); in mgag200_g200ev_pixpllc_atomic_update() [all …]
|
| A D | mgag200_g200eh.c | 117 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200eh_pixpllc_atomic_update() 120 WREG8(DAC_DATA, tmp); in mgag200_g200eh_pixpllc_atomic_update() 124 WREG8(MGAREG_MEM_MISC_WRITE, tmp); in mgag200_g200eh_pixpllc_atomic_update() 126 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200eh_pixpllc_atomic_update() 129 WREG8(DAC_DATA, tmp); in mgag200_g200eh_pixpllc_atomic_update() 139 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200eh_pixpllc_atomic_update() 143 WREG8(DAC_DATA, tmp); in mgag200_g200eh_pixpllc_atomic_update() 145 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200eh_pixpllc_atomic_update() 149 WREG8(DAC_DATA, tmp); in mgag200_g200eh_pixpllc_atomic_update()
|
| A D | mgag200_g200er.c | 142 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200er_pixpllc_atomic_update() 145 WREG8(DAC_DATA, tmp); in mgag200_g200er_pixpllc_atomic_update() 147 WREG8(DAC_INDEX, MGA1064_REMHEADCTL); in mgag200_g200er_pixpllc_atomic_update() 150 WREG8(DAC_DATA, tmp); in mgag200_g200er_pixpllc_atomic_update() 154 WREG8(MGAREG_MEM_MISC_WRITE, tmp); in mgag200_g200er_pixpllc_atomic_update() 156 WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL); in mgag200_g200er_pixpllc_atomic_update() 160 WREG8(DAC_DATA, tmp); in mgag200_g200er_pixpllc_atomic_update()
|
| A D | mgag200_mode.c | 47 WREG8(DAC_INDEX + MGA1064_INDEX, i8); in mgag200_set_gamma_lut() 48 WREG8(DAC_INDEX + MGA1064_COL_PAL, r8); in mgag200_set_gamma_lut() 49 WREG8(DAC_INDEX + MGA1064_COL_PAL, g8); in mgag200_set_gamma_lut() 50 WREG8(DAC_INDEX + MGA1064_COL_PAL, b8); in mgag200_set_gamma_lut() 187 WREG8(MGA_MISC_OUT, misc); in mgag200_init_registers() 274 WREG8(MGA_MISC_OUT, misc); in mgag200_set_mode_regs()
|
| A D | mgag200_ddc.c | 50 WREG8(DAC_INDEX, MGA1064_GEN_IO_DATA); in mga_i2c_read_gpio() 58 WREG8(DAC_INDEX, MGA1064_GEN_IO_CTL); in mga_i2c_set_gpio()
|
| A D | mgag200_drv.c | 193 WREG8(MGA_MISC_OUT, misc); in mgag200_device_init()
|
| /drivers/gpu/drm/amd/amdgpu/ |
| A D | mxgpu_ai.c | 39 WREG8(AI_MAIBOX_CONTROL_RCV_OFFSET_BYTE, 2); in xgpu_ai_mailbox_send_ack() 44 WREG8(AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE, val ? 1 : 0); in xgpu_ai_mailbox_set_valid()
|
| A D | mxgpu_nv.c | 38 WREG8(NV_MAIBOX_CONTROL_RCV_OFFSET_BYTE, 2); in xgpu_nv_mailbox_send_ack() 43 WREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE, val ? 1 : 0); in xgpu_nv_mailbox_set_valid()
|
| A D | amdgpu.h | 1423 #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v)) macro
|
| /drivers/gpu/drm/radeon/ |
| A D | radeon_legacy_tv.c | 288 WREG8(RADEON_CLOCK_CNTL_INDEX, RADEON_PLL_TEST_CNTL); in radeon_wait_pll_lock() 290 WREG8(RADEON_CLOCK_CNTL_DATA + 3, 0); in radeon_wait_pll_lock()
|
| A D | r100.c | 2914 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); in r100_pll_rreg() 2927 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); in r100_pll_wreg() 3808 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); in r100_mc_stop() 3839 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); in r100_mc_resume() 3852 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); in r100_vga_render_disable()
|
| A D | radeon_display.c | 72 WREG8(AVIVO_DC_LUT_RW_INDEX, 0); in avivo_crtc_load_lut() 209 WREG8(RADEON_PALETTE_INDEX, 0); in legacy_crtc_load_lut()
|
| A D | radeon.h | 2501 #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg)) macro
|