| /drivers/gpu/drm/radeon/ |
| A D | atombios_crtc.c | 1332 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw); in dce4_crtc_do_set_base() 1506 fb_format = in avivo_crtc_do_set_base() 1512 fb_format = in avivo_crtc_do_set_base() 1520 fb_format = in avivo_crtc_do_set_base() 1528 fb_format = in avivo_crtc_do_set_base() 1537 fb_format = in avivo_crtc_do_set_base() 1546 fb_format = in avivo_crtc_do_set_base() 1557 fb_format = in avivo_crtc_do_set_base() 1565 fb_format |= AVIVO_D1GRPH_SWAP_RB; in avivo_crtc_do_set_base() 1583 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE; in avivo_crtc_do_set_base() [all …]
|
| /drivers/gpu/drm/amd/amdgpu/ |
| A D | dce_v10_0.c | 1901 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v10_0_crtc_do_set_base() 1906 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2); in dce_v10_0_crtc_do_set_base() 1915 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v10_0_crtc_do_set_base() 1924 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5); in dce_v10_0_crtc_do_set_base() 1932 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1); in dce_v10_0_crtc_do_set_base() 1941 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v10_0_crtc_do_set_base() 1950 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1); in dce_v10_0_crtc_do_set_base() 1961 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4); in dce_v10_0_crtc_do_set_base() 1972 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v10_0_crtc_do_set_base() 1996 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE, in dce_v10_0_crtc_do_set_base() [all …]
|
| A D | dce_v11_0.c | 1951 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v11_0_crtc_do_set_base() 1956 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2); in dce_v11_0_crtc_do_set_base() 1965 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v11_0_crtc_do_set_base() 1974 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5); in dce_v11_0_crtc_do_set_base() 1982 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1); in dce_v11_0_crtc_do_set_base() 1991 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v11_0_crtc_do_set_base() 2000 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1); in dce_v11_0_crtc_do_set_base() 2011 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4); in dce_v11_0_crtc_do_set_base() 2022 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0); in dce_v11_0_crtc_do_set_base() 2046 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE, in dce_v11_0_crtc_do_set_base() [all …]
|
| A D | dce_v8_0.c | 1803 uint32_t fb_format, fb_pitch_pixels; in dce_v8_0_crtc_do_set_base() local 1847 fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) | in dce_v8_0_crtc_do_set_base() 1934 fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT); in dce_v8_0_crtc_do_set_base() 1936 fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT); in dce_v8_0_crtc_do_set_base() 1937 fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT); in dce_v8_0_crtc_do_set_base() 1938 fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT); in dce_v8_0_crtc_do_set_base() 1962 WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format); in dce_v8_0_crtc_do_set_base() 2621 uint32_t fb_format; in dce_v8_0_panic_flush() local 2631 fb_format = RREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset); in dce_v8_0_panic_flush() 2632 fb_format &= ~GRPH_CONTROL__GRPH_ARRAY_MODE_MASK; in dce_v8_0_panic_flush() [all …]
|
| A D | dce_v6_0.c | 1894 uint32_t fb_format, fb_pitch_pixels, pipe_config; in dce_v6_0_crtc_do_set_base() local 1935 fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) | in dce_v6_0_crtc_do_set_base() 2022 fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT); in dce_v6_0_crtc_do_set_base() 2024 fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT); in dce_v6_0_crtc_do_set_base() 2025 fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT); in dce_v6_0_crtc_do_set_base() 2026 fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT); in dce_v6_0_crtc_do_set_base() 2050 WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format); in dce_v6_0_crtc_do_set_base() 2662 uint32_t fb_format; in dce_v6_0_panic_flush() local 2672 fb_format = RREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset); in dce_v6_0_panic_flush() 2673 fb_format &= ~GRPH_CONTROL__GRPH_ARRAY_MODE_MASK; in dce_v6_0_panic_flush() [all …]
|
| /drivers/gpu/drm/amd/display/amdgpu_dm/ |
| A D | amdgpu_dm_trace.h | 234 __field(uint32_t, fb_format) 263 __entry->fb_format = state->fb ? state->fb->format->format : 0; 294 (__entry->fb_format & 0xff) ? (__entry->fb_format & 0xff) : 'N', 295 ((__entry->fb_format >> 8) & 0xff) ? ((__entry->fb_format >> 8) & 0xff) : 'O', 296 ((__entry->fb_format >> 16) & 0xff) ? ((__entry->fb_format >> 16) & 0xff) : 'N', 297 ((__entry->fb_format >> 24) & 0x7f) ? ((__entry->fb_format >> 24) & 0x7f) : 'E',
|
| /drivers/gpu/drm/sysfb/ |
| A D | drm_sysfb_modeset.c | 213 if (new_fb->format != sysfb->fb_format) { in drm_sysfb_plane_helper_atomic_check() 241 const struct drm_format_info *dst_format = sysfb->fb_format; in drm_sysfb_plane_helper_atomic_update() 281 const struct drm_format_info *dst_format = sysfb->fb_format; in drm_sysfb_plane_helper_atomic_disable() 314 sb->format = sysfb->fb_format; in drm_sysfb_plane_helper_get_scanout_buffer()
|
| A D | vesadrm.c | 226 if (sysfb_crtc_state->format == sysfb->fb_format) { in vesadrm_crtc_helper_atomic_flush() 357 sysfb->fb_format = format; in vesadrm_device_create() 508 drm_client_setup(dev, sysfb->fb_format); in vesadrm_probe()
|
| A D | efidrm.c | 210 sysfb->fb_format = format; in efidrm_device_create() 366 drm_client_setup(dev, sysfb->fb_format); in efidrm_probe()
|
| A D | drm_sysfb_helper.h | 79 const struct drm_format_info *fb_format; member
|
| A D | simpledrm.c | 684 sysfb->fb_format = format; in simpledrm_device_create() 857 drm_client_setup(dev, sdev->sysfb.fb_format); in simpledrm_probe()
|
| A D | ofdrm.c | 986 sysfb->fb_format = format; in ofdrm_device_create() 1114 drm_client_setup(dev, sysfb->fb_format); in ofdrm_probe()
|
| /drivers/gpu/drm/ |
| A D | drm_format_helper.c | 1198 uint32_t fb_format = fb->format->format; in drm_fb_blit() local 1200 if (fb_format == dst_format) { in drm_fb_blit() 1203 } else if (fb_format == (dst_format | DRM_FORMAT_BIG_ENDIAN)) { in drm_fb_blit() 1206 } else if (fb_format == (dst_format & ~DRM_FORMAT_BIG_ENDIAN)) { in drm_fb_blit() 1209 } else if (fb_format == DRM_FORMAT_XRGB8888) { in drm_fb_blit() 1250 &fb_format, &dst_format); in drm_fb_blit()
|