Searched refs:fclk_pstate_supported (Results 1 – 5 of 5) sorted by relevance
493 in_out->programming->fclk_pstate_supported = true; in determine_power_management_features_with_vblank_only()544 if (in_out->programming->fclk_pstate_supported == false) { in determine_power_management_features_with_vactive_and_vblank()552 in_out->programming->fclk_pstate_supported = true; in determine_power_management_features_with_vactive_and_vblank()658 in_out->programming->fclk_pstate_supported = false; in map_mode_to_soc_dpm()682 if (in_out->programming->fclk_pstate_supported == false) in dpmm_dcn3_map_mode_to_soc_dpm()703 in_out->programming->fclk_pstate_supported = true; in dpmm_dcn4_map_mode_to_soc_dpm()709 in_out->programming->fclk_pstate_supported = true; in dpmm_dcn4_map_mode_to_soc_dpm()716 if (in_out->programming->fclk_pstate_supported == false) in dpmm_dcn4_map_mode_to_soc_dpm()
412 bool fclk_pstate_supported; member
211 unsigned int fclk_pstate_supported; member
435 …in_out->mode_support_result.global.fclk_pstate_supported = l->mode_support_ex_params.out_evaluatio… in core_dcn4_mode_support()
1161 ….clk.fclk_p_state_change_support = in_ctx->v21.mode_programming.programming->fclk_pstate_supported; in dml21_copy_clocks_to_dc_state()
Completed in 27 milliseconds