Searched refs:h_tile_instance (Results 1 – 3 of 3) sorted by relevance
36 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY]; member
610 info.h_tile_instance[info.num_of_h_tiles++] = i; in _dpu_kms_initialize_dsi()612 info.h_tile_instance[info.num_of_h_tiles++] = other; in _dpu_kms_initialize_dsi()664 info.h_tile_instance[0] = i; in _dpu_kms_initialize_displayport()697 info.h_tile_instance[0] = 0; in _dpu_kms_initialize_hdmi()729 info.h_tile_instance[0] = wb_idx; in _dpu_kms_initialize_writeback()732 maxlinewidth = dpu_rm_get_wb(&dpu_kms->rm, info.h_tile_instance[0])->caps->maxlinewidth; in _dpu_kms_initialize_writeback()
267 msm_dp_needs_periph_flush(priv->kms->dp[disp_info->h_tile_instance[0]], mode); in dpu_encoder_needs_periph_flush()283 index = disp_info->h_tile_instance[0]; in dpu_encoder_is_widebus_enabled()647 int index = dpu_enc->disp_info.h_tile_instance[0]; in dpu_encoder_get_dsc_config()712 if (msm_dp_is_yuv_420_enabled(priv->kms->dp[disp_info->h_tile_instance[0]], in dpu_encoder_update_topology()2657 u32 controller_id = disp_info->h_tile_instance[i]; in dpu_encoder_setup_display()
Completed in 204 milliseconds