Home
last modified time | relevance | path

Searched refs:hsw (Results 1 – 25 of 49) sorted by relevance

12

/drivers/gpu/drm/i915/display/
A Dintel_ddi_buf_trans.c19 { .hsw = { 0x00FFFFFF, 0x0006000E, 0x0 } },
20 { .hsw = { 0x00D75FFF, 0x0005000A, 0x0 } },
21 { .hsw = { 0x00C30FFF, 0x00040006, 0x0 } },
22 { .hsw = { 0x80AAAFFF, 0x000B0000, 0x0 } },
23 { .hsw = { 0x00FFFFFF, 0x0005000A, 0x0 } },
24 { .hsw = { 0x00D75FFF, 0x000C0004, 0x0 } },
25 { .hsw = { 0x80C30FFF, 0x000B0000, 0x0 } },
26 { .hsw = { 0x00FFFFFF, 0x00040006, 0x0 } },
27 { .hsw = { 0x80D75FFF, 0x000B0000, 0x0 } },
36 { .hsw = { 0x00FFFFFF, 0x0007000E, 0x0 } },
[all …]
A Dintel_display_power_map.c111 .hsw.idx = HSW_PW_CTL_IDX_GLOBAL,
145 .hsw.idx = HSW_PW_CTL_IDX_GLOBAL,
361 .hsw.idx = SKL_PW_CTL_IDX_PW_1,
389 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
468 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
571 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
720 .hsw.idx = ICL_PW_CTL_IDX_PW_1,
739 .hsw.idx = ICL_PW_CTL_IDX_PW_2,
747 .hsw.idx = ICL_PW_CTL_IDX_PW_3,
905 .hsw.idx = ICL_PW_CTL_IDX_PW_2,
[all …]
A Dintel_display_power_well.c229 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in icl_aux_pw_to_ch()
278 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in hsw_wait_for_power_well_enable()
322 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in hsw_wait_for_power_well_disable()
366 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in hsw_power_well_enable()
409 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in hsw_power_well_disable()
430 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in icl_combo_phy_aux_power_well_enable()
457 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in icl_combo_phy_aux_power_well_disable()
538 HSW_PWR_WELL_CTL_REQ(i915_power_well_instance(power_well)->hsw.idx)); in icl_tc_phy_aux_power_well_enable()
554 tc_port = TGL_AUX_PW_TO_TC_PORT(i915_power_well_instance(power_well)->hsw.idx); in icl_tc_phy_aux_power_well_enable()
603 int pw_idx = i915_power_well_instance(power_well)->hsw.idx; in hsw_power_well_enabled()
[all …]
A Dintel_ddi_buf_trans.h54 struct hsw_ddi_buf_trans hsw; member
A Dintel_display_power_well.h83 } hsw; member
/drivers/gpu/drm/i915/gt/
A Dintel_sseu.c32 total += hweight8(sseu->subslice_mask.hsw[i]); in intel_sseu_subslice_total()
44 return sseu->subslice_mask.hsw[slice]; in intel_sseu_get_hsw_subslices()
54 return sseu->eu_mask.hsw[slice][subslice]; in sseu_get_eus()
66 sseu->eu_mask.hsw[slice][subslice] = eu_mask; in sseu_set_eus()
79 total += hweight16(sseu->eu_mask.hsw[s][ss]); in compute_eu_total()
342 sseu->subslice_mask.hsw[0] |= BIT(0); in cherryview_sseu_info_init()
351 sseu->subslice_mask.hsw[0] |= BIT(1); in cherryview_sseu_info_init()
407 sseu->subslice_mask.hsw[s] = subslice_mask; in gen9_sseu_info_init()
519 sseu->subslice_mask.hsw[s] = subslice_mask; in bdw_sseu_info_init()
787 u8 ss_mask = sseu->subslice_mask.hsw[s]; in intel_sseu_dump()
[all …]
A Dintel_sseu_debugfs.c37 sseu->subslice_mask.hsw[0] |= BIT(ss); in cherryview_sseu_device_status()
88 sseu->subslice_mask.hsw[s] = info->sseu.subslice_mask.hsw[s]; in gen11_sseu_device_status()
143 sseu->subslice_mask.hsw[s] = info->sseu.subslice_mask.hsw[s]; in gen9_sseu_device_status()
153 sseu->subslice_mask.hsw[s] |= BIT(ss); in gen9_sseu_device_status()
180 sseu->subslice_mask.hsw[s] = info->sseu.subslice_mask.hsw[s]; in bdw_sseu_device_status()
A Dintel_sseu.h60 u8 hsw[GEN_MAX_HSW_SLICES]; member
74 u16 hsw[GEN_MAX_HSW_SLICES][GEN_MAX_SS_PER_HSW_SLICE]; member
113 .subslice_mask = sseu->subslice_mask.hsw[0], in intel_sseu_from_device_info()
132 return sseu->subslice_mask.hsw[slice] & BIT(subslice); in intel_sseu_has_subslice()
/drivers/gpu/drm/bridge/adv7511/
A Dadv7533.c31 unsigned int hsw, hfp, hbp, vsw, vfp, vbp; in adv7533_dsi_config_timing_gen() local
34 hsw = mode->hsync_end - mode->hsync_start; in adv7533_dsi_config_timing_gen()
48 regmap_write(adv->regmap_cec, 0x2a, hsw >> 4); in adv7533_dsi_config_timing_gen()
49 regmap_write(adv->regmap_cec, 0x2b, (hsw << 4) & 0xff); in adv7533_dsi_config_timing_gen()
/drivers/gpu/drm/i915/gt/shaders/
A DREADME42 ~ $ cp ~/linux/drivers/gpu/drm/i915/gt/shaders/clear_kernel/hsw.asm \
43 ~/igt/lib/i915/shaders/clear_kernel/hsw.asm
45 igt $ ./scripts/generate_clear_kernel.sh -g hsw \
/drivers/video/fbdev/
A Dcarminefb.c64 u32 hsw; member
107 .hsw = 96,
119 .hsw = 72,
372 u32 hdp, vdp, htp, hsp, hsw, vtr, vsp, vsw; in set_display_parameters() local
382 hsw = par->res->hsw - 1; in set_display_parameters()
393 (hsw << CARMINE_DISP_HSW_SHIFT) | in set_display_parameters()
/drivers/gpu/drm/tilcdc/
A Dtilcdc_crtc.c279 uint32_t reg, hbp, hfp, hsw, vbp, vfp, vsw; in tilcdc_crtc_set_mode() local
317 hsw = mode->hsync_end - mode->hsync_start; in tilcdc_crtc_set_mode()
323 mode->hdisplay, mode->vdisplay, hbp, hfp, hsw, vbp, vfp, vsw); in tilcdc_crtc_set_mode()
339 reg |= ((hsw-1) & 0x3c0) << 21; in tilcdc_crtc_set_mode()
346 (((hsw-1) & 0x3f) << 10); in tilcdc_crtc_set_mode()
776 uint32_t hbp, hfp, hsw, vbp, vfp, vsw; in tilcdc_crtc_mode_valid() local
798 hsw = mode->hsync_end - mode->hsync_start; in tilcdc_crtc_mode_valid()
813 if ((hsw-1) & ~0x3ff) { in tilcdc_crtc_mode_valid()
/drivers/video/fbdev/omap2/omapfb/dss/
A Dhdmi_wp.c172 timing_h |= FLD_VAL(timings->hsw, 7, 0); in hdmi_wp_video_config_timing()
194 timings->hsw = param->timings.hsw; in hdmi_wp_init_vid_fmt_timings()
A Dhdmi5_core.c286 video_cfg->v_fc_config.timings.hsw = cfg->timings.hsw - 1; in hdmi_core_init()
290 cfg->timings.hbp + cfg->timings.hsw - 1; in hdmi_core_init()
356 (cfg->v_fc_config.timings.hsw >> 8), 1, 0); in hdmi_core_video_config()
358 cfg->v_fc_config.timings.hsw & 0xFF, 7, 0); in hdmi_core_video_config()
A Ddisplay.c269 ovt->hsw = vm->hsync_len; in videomode_to_omap_video_timings()
302 vm->hsync_len = ovt->hsw; in omap_video_timings_to_videomode()
A Ddisplay-sysfs.c99 t.x_res, t.hfp, t.hbp, t.hsw, in display_timings_show()
124 &t.x_res, &t.hfp, &t.hbp, &t.hsw, in display_timings_store()
A Ddispc.c2104 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width; in check_horiz_timing_omap3()
2111 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk); in check_horiz_timing_omap3()
2961 static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp, in _dispc_lcd_timings_ok() argument
2964 if (hsw < 1 || hsw > dispc.feat->sw_max || in _dispc_lcd_timings_ok()
2997 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp, in dispc_mgr_timings_ok()
3006 static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw, in _dispc_mgr_set_lcd_timings() argument
3018 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) | in _dispc_mgr_set_lcd_timings()
3135 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw, in dispc_mgr_set_timings()
3139 xtot = t.x_res + t.hfp + t.hsw + t.hbp; in dispc_mgr_set_timings()
3147 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp); in dispc_mgr_set_timings()
/drivers/video/fbdev/omap/
A Dhwa742.c792 int hsw, vsw; in setup_tearsync() local
798 hsw = hwa742_read_reg(HWA742_HS_W_REG); in setup_tearsync()
800 hs_pol_inv = !(hsw & 0x80); in setup_tearsync()
802 hsw = hsw & 0x7f; in setup_tearsync()
858 hs = hsw; in setup_tearsync()
A Dlcd_palmte.c26 .hsw = 4,
A Dlcd_ams_delta.c112 .hsw = 3,
/drivers/gpu/drm/pl111/
A Dpl111_display.c133 u32 ppl, hsw, hfp, hbp; in pl111_display_enable() local
148 hsw = mode->hsync_end - mode->hsync_start - 1; in pl111_display_enable()
160 (hsw << 8) | in pl111_display_enable()
/drivers/gpu/drm/hisilicon/kirin/
A Ddw_drm_dsi.c452 u32 hfp, hbp, hsw, vfp, vbp, vsw; in dsi_set_mode_timing() local
480 hsw = mode->hsync_end - mode->hsync_start; in dsi_set_mode_timing()
489 hsa_time = (hsw * lane_byte_clk_kHz) / pixel_clk_kHz; in dsi_set_mode_timing()
506 htot, hfp, hbp, hsw); in dsi_set_mode_timing()
/drivers/gpu/drm/
A Ddrm_displayid_internal.h121 __le16 hsw; member
/drivers/gpu/drm/mcde/
A Dmcde_display.c977 u32 hsw, hfp, hbp; in mcde_setup_dpi() local
982 hsw = mode->hsync_end - mode->hsync_start; in mcde_setup_dpi()
992 hsw, hfp, hbp, vsw, vfp, vbp); in mcde_setup_dpi()
1049 val = ((hsw - 1) << MCDE_TVLBALW_LBW_SHIFT); in mcde_setup_dpi()
/drivers/gpu/drm/tegra/
A Ddsi.c482 unsigned int hact, hsw, hbp, hfp, i, mul, div; in tegra_dsi_configure() local
543 hsw = (mode->hsync_end - mode->hsync_start) * mul / div; in tegra_dsi_configure()
549 hbp += hsw; in tegra_dsi_configure()
555 hsw -= 10; in tegra_dsi_configure()
559 tegra_dsi_writel(dsi, hsw << 16 | 0, DSI_PKT_LEN_0_1); in tegra_dsi_configure()

Completed in 101 milliseconds

12