Home
last modified time | relevance | path

Searched refs:link_width (Results 1 – 25 of 28) sorted by relevance

12

/drivers/thunderbolt/
A Ddma_test.c104 enum tb_link_width link_width; member
393 *val = dt->link_width; in lanes_get()
403 dt->link_width = val; in lanes_set()
467 switch (dt->link_width) { in dma_test_set_bonding()
493 } else if (dt->link_width && dt->link_width != dt->xd->link_width) { in dma_test_check_errors()
530 if (dt->link_width) in test_store()
531 dev_dbg(&svc->dev, "link_width: %u\n", dt->link_width); in test_store()
A Dtb.c710 int link_speed, link_width, up_bw, down_bw; in tb_maximum_bandwidth() local
754 link_width = tb_port_get_link_width(port); in tb_maximum_bandwidth()
755 if (link_width < 0) in tb_maximum_bandwidth()
756 return link_width; in tb_maximum_bandwidth()
758 if (link_width == TB_LINK_WIDTH_ASYM_TX) { in tb_maximum_bandwidth()
779 up_bw = link_speed * link_width * 1000; in tb_maximum_bandwidth()
1091 if (up->sw->link_width == width_up) in tb_configure_asym()
1161 if (up->sw->link_width <= TB_LINK_WIDTH_DUAL) in tb_configure_sym()
1186 if (up->sw->link_width == TB_LINK_WIDTH_DUAL) in tb_configure_sym()
1241 if (sw->link_width < TB_LINK_WIDTH_DUAL) in tb_configure_link()
[all …]
A Dswitch.c1965 switch (sw->link_width) { in rx_lanes_show()
1991 switch (sw->link_width) { in tx_lanes_show()
2840 if (sw->link_width != ret) in tb_switch_update_link_attributes()
2842 sw->link_width = ret; in tb_switch_update_link_attributes()
2863 bonded = sw->link_width >= TB_LINK_WIDTH_DUAL; in tb_switch_link_init()
2891 sw->preferred_link_width = sw->link_width; in tb_switch_link_init()
3015 if (sw->link_width != width) { in tb_switch_asym_enable()
3050 if (sw->link_width > TB_LINK_WIDTH_DUAL) { in tb_switch_asym_disable()
3051 if (sw->link_width == TB_LINK_WIDTH_ASYM_TX) in tb_switch_asym_disable()
3096 if (sw->link_width == TB_LINK_WIDTH_ASYM_TX || in tb_switch_set_link_width()
[all …]
A Dxdomain.c1184 if (xd->link_width != ret) in tb_xdomain_update_link_attributes()
1187 xd->link_width = ret; in tb_xdomain_update_link_attributes()
1468 tb_width_name(xd->link_width)); in tb_xdomain_get_properties()
1792 switch (xd->link_width) { in rx_lanes_show()
1818 switch (xd->link_width) { in tx_lanes_show()
1930 } else if (xd->link_width > TB_LINK_WIDTH_SINGLE) { in tb_xdomain_link_exit()
A Dicm.c878 sw->link_width = dual_lane ? TB_LINK_WIDTH_DUAL : in icm_fr_device_connected()
1307 sw->link_width = dual_lane ? TB_LINK_WIDTH_DUAL : in __icm_tr_device_connected()
A Dtb.h185 enum tb_link_width link_width; member
/drivers/infiniband/hw/hfi1/
A Dmad.h399 u16 tx_link_width(u16 link_width);
400 u64 get_xmit_wait_counters(struct hfi1_pportdata *ppd, u16 link_width,
430 static inline u64 convert_xmit_counter(u64 xmit_wait_val, u16 link_width, in convert_xmit_counter() argument
433 return (xmit_wait_val * 2 * (FACTOR_LINK_WIDTH / link_width) in convert_xmit_counter()
A Dmad.c1443 lwe = be16_to_cpu(pi->link_width.enabled); in __subn_set_opa_portinfo()
2617 u16 tx_link_width(u16 link_width) in tx_link_width() argument
2622 while (link_width && n) { in tx_link_width()
2623 if (link_width & (1 << (n - 1))) { in tx_link_width()
2651 u16 link_width, u16 link_speed, int vl) in get_xmit_wait_counters() argument
2676 ppd->prev_link_width = link_width; in get_xmit_wait_counters()
2700 u16 link_width; in pma_get_opa_portstatus() local
2748 link_width = in pma_get_opa_portstatus()
2752 cpu_to_be64(get_xmit_wait_counters(ppd, link_width, in pma_get_opa_portstatus()
2952 u16 link_width; in pma_get_opa_datacounters() local
[all …]
A Dhfi.h1641 u16 link_width = ppd->link_width_active; in active_egress_rate() local
1649 switch (link_width) { in active_egress_rate()
/drivers/gpu/drm/amd/amdgpu/
A Dnbio_v2_3.c497 uint32_t link_width = 0; in nbio_v2_3_apply_lc_spc_mode_wa() local
504 link_width = (reg_data & PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK) in nbio_v2_3_apply_lc_spc_mode_wa()
511 if (0x3 == link_width) { in nbio_v2_3_apply_lc_spc_mode_wa()
A Damdgpu_device.c6611 enum pcie_link_width platform_link_width, link_width; in amdgpu_device_get_pcie_info() local
6633 amdgpu_device_gpu_bandwidth(adev, &speed_cap, &link_width); in amdgpu_device_get_pcie_info()
6693 if (link_width == PCIE_LNK_WIDTH_UNKNOWN) { in amdgpu_device_get_pcie_info()
6696 switch (link_width) { in amdgpu_device_get_pcie_info()
/drivers/gpu/drm/amd/pm/swsmu/inc/
A Dsmu_v11_0.h66 static const __maybe_unused uint16_t link_width[] = {0, 1, 2, 4, 8, 12, 16}; variable
/drivers/ntb/hw/mscc/
A Dntb_hw_switchtec.c88 enum ntb_width link_width; member
442 sndev->link_width = NTB_WIDTH_NONE; in switchtec_ntb_set_link_speed()
452 sndev->link_width = min(self_width, peer_width); in switchtec_ntb_set_link_speed()
568 *width = sndev->link_width; in switchtec_ntb_link_is_up()
/drivers/infiniband/hw/efa/
A Defa_verbs.c327 enum ib_port_width link_width; in efa_query_port() local
337 efa_link_gbps_to_speed_and_width(link_gbps, &link_speed, &link_width); in efa_query_port()
339 props->active_width = link_width; in efa_query_port()
/drivers/scsi/qla4xxx/
A Dql4_def.h749 int link_width; member
A Dql4_nx.c1757 ha->link_width = (lnk >> 4) & 0x3f; in qla4_82xx_start_firmware()
/drivers/net/ethernet/myricom/myri10ge/
A Dmyri10ge.c3194 int link_width; in myri10ge_select_firmware() local
3198 link_width = (lnk >> 4) & 0x3f; in myri10ge_select_firmware()
3203 if (link_width < 8) { in myri10ge_select_firmware()
3205 link_width); in myri10ge_select_firmware()
/drivers/gpu/drm/amd/pm/swsmu/smu13/
A Dsmu_v13_0.c88 static const int link_width[] = {0, 1, 2, 4, 8, 12, 16}; variable
1974 return link_width[width_level]; in smu_v13_0_get_current_pcie_link_width()
/drivers/rapidio/devices/
A Drio_mport_cdev.c2404 md->properties.link_width = attr.link_width; in mport_cdev_add()
A Dtsi721.c2592 attr->link_width = (rval & RIO_PORT_N_CTL_IPW) >> 27; in tsi721_query_mport()
/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
A Dsmu7_hwmgr.c225 uint32_t link_width; in smu7_get_current_pcie_lane_number() local
228 link_width = PHM_READ_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__PCIE, in smu7_get_current_pcie_lane_number()
231 PP_ASSERT_WITH_CODE((7 >= link_width), in smu7_get_current_pcie_lane_number()
234 return decode_pcie_lane_width(link_width); in smu7_get_current_pcie_lane_number()
A Dvega12_hwmgr.c54 static const int link_width[] = {0, 1, 2, 4, 8, 12, 16}; variable
2251 return link_width[width_level]; in vega12_get_current_pcie_link_width()
A Dvega20_hwmgr.c59 static const int link_width[] = {0, 1, 2, 4, 8, 12, 16}; variable
3342 return link_width[width_level]; in vega20_get_current_pcie_link_width()
/drivers/gpu/drm/radeon/
A Dci_dpm.c4773 u32 link_width = 0; in ci_get_current_pcie_lane_number() local
4775 link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK; in ci_get_current_pcie_lane_number()
4776 link_width >>= LC_LINK_WIDTH_RD_SHIFT; in ci_get_current_pcie_lane_number()
4778 switch (link_width) { in ci_get_current_pcie_lane_number()
/drivers/gpu/drm/amd/pm/swsmu/smu11/
A Dsmu_v11_0.c2079 return link_width[width_level]; in smu_v11_0_get_current_pcie_link_width()

Completed in 143 milliseconds

12