Home
last modified time | relevance | path

Searched refs:p_rate (Results 1 – 5 of 5) sorted by relevance

/drivers/clk/rockchip/
A Dclk.c186 unsigned long p_rate, p_parent_rate; in rockchip_fractional_approximation() local
189 p_rate = clk_hw_get_rate(clk_hw_get_parent(hw)); in rockchip_fractional_approximation()
190 if ((rate * 20 > p_rate) && (p_rate % rate != 0)) { in rockchip_fractional_approximation()
/drivers/clk/qcom/
A Dclk-pll.c141 clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long p_rate) in clk_pll_set_rate() argument
/drivers/clk/tegra/
A Dclk-tegra210.c1485 unsigned long cf, p_rate; in tegra210_pll_fixed_mdiv_cfg() local
1507 p_rate = rate * p; in tegra210_pll_fixed_mdiv_cfg()
1508 if (p_rate > params->vco_max) in tegra210_pll_fixed_mdiv_cfg()
1509 p_rate = params->vco_max; in tegra210_pll_fixed_mdiv_cfg()
1511 cfg->n = p_rate / cf; in tegra210_pll_fixed_mdiv_cfg()
1516 unsigned long rem = p_rate - cf * cfg->n; in tegra210_pll_fixed_mdiv_cfg()
/drivers/net/ethernet/intel/ice/
A Dice_virtchnl.c1145 u32 p_rate, min_rate; in ice_vf_cfg_qs_bw() local
1148 p_rate = vf->qs_bw[i].peak; in ice_vf_cfg_qs_bw()
1151 if (p_rate) in ice_vf_cfg_qs_bw()
1154 ICE_MAX_BW, p_rate); in ice_vf_cfg_qs_bw()
/drivers/clk/
A Dclk.c2878 unsigned long p_rate = 0; in clk_core_set_parent_nolock() local
2907 p_rate = parent->rate; in clk_core_set_parent_nolock()
2915 ret = __clk_speculate_rates(core, p_rate); in clk_core_set_parent_nolock()

Completed in 35 milliseconds