| /drivers/net/phy/qcom/ |
| A D | qca808x.c | 118 phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_1, in qca808x_phy_fast_retrain_config() 120 phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_4, in qca808x_phy_fast_retrain_config() 122 phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_5, in qca808x_phy_fast_retrain_config() 124 phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_3, in qca808x_phy_fast_retrain_config() 219 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, in qca808x_config_init() 353 phy_write_mmd(phydev, MDIO_MMD_PCS, 0x8074, 0xc040); in qca808x_cable_test_start() 354 phy_write_mmd(phydev, MDIO_MMD_PCS, 0x8076, 0xc040); in qca808x_cable_test_start() 355 phy_write_mmd(phydev, MDIO_MMD_PCS, 0x8077, 0xa060); in qca808x_cable_test_start() 356 phy_write_mmd(phydev, MDIO_MMD_PCS, 0x8078, 0xc050); in qca808x_cable_test_start() 357 phy_write_mmd(phydev, MDIO_MMD_PCS, 0x807a, 0xc060); in qca808x_cable_test_start() [all …]
|
| A D | at803x.c | 1015 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL3, in ipq5018_cable_test_start() 1017 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL4, in ipq5018_cable_test_start() 1019 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL5, in ipq5018_cable_test_start() 1021 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL6, in ipq5018_cable_test_start() 1023 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL7, in ipq5018_cable_test_start() 1025 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL9, in ipq5018_cable_test_start() 1029 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_CDT_THRESH_CTRL3, in ipq5018_cable_test_start() 1053 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_EEE_TX_TIMER, in ipq5018_config_init() 1055 phy_write_mmd(phydev, MDIO_MMD_PCS, IPQ5018_PHY_PCS_EEE_RX_TIMER, in ipq5018_config_init() 1059 phy_write_mmd(phydev, MDIO_MMD_PMAPMD, IPQ5018_PHY_MMD1_MSE_THRESH1, in ipq5018_config_init() [all …]
|
| A D | qca83xx.c | 110 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0x0); in qca83xx_config_init() 113 phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_AZ_DEBUG, 0x803f); in qca83xx_config_init()
|
| /drivers/net/phy/ |
| A D | nxp-c45-tja11xx.c | 464 phy_write_mmd(priv->phydev, MDIO_MMD_VEND1, in nxp_c45_ptp_adjfine() 472 phy_write_mmd(priv->phydev, MDIO_MMD_VEND1, in nxp_c45_ptp_adjfine() 566 phy_write_mmd(phydev, MDIO_MMD_VEND1, in tja1120_get_extts() 648 phy_write_mmd(phydev, MDIO_MMD_VEND1, in tja1120_get_hwtxts() 754 phy_write_mmd(phydev, MDIO_MMD_VEND1, in nxp_c45_gpio_config() 1045 phy_write_mmd(phydev, MDIO_MMD_VEND1, in nxp_c45_hwtstamp() 1050 phy_write_mmd(phydev, MDIO_MMD_VEND1, in nxp_c45_hwtstamp() 1282 phy_write_mmd(phydev, MDIO_MMD_VEND1, in nxp_c45_handle_interrupt() 1426 phy_write_mmd(phydev, MDIO_MMD_VEND1, in nxp_c45_ptp_init() 1834 phy_write_mmd(phydev, MDIO_MMD_VEND1, in tja1103_nmi_handler() [all …]
|
| A D | marvell-88q2xxx.c | 226 ret = phy_write_mmd(phydev, vals->devad, vals->regnum, in mv88q2xxx_write_mmd_vals() 242 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, 0xfe1b, 0x48); in mv88q2xxx_soft_reset() 259 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, 0xffe4, 0xc); in mv88q2xxx_soft_reset() 265 return phy_write_mmd(phydev, MDIO_MMD_PCS, 0xfe1b, 0x58); in mv88q2xxx_soft_reset() 528 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, in mv88q2xxx_config_intr() 537 return phy_write_mmd(phydev, MDIO_MMD_PCS, in mv88q2xxx_config_intr() 541 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, in mv88q2xxx_config_intr() 546 return phy_write_mmd(phydev, MDIO_MMD_PCS, in mv88q2xxx_config_intr() 931 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, in mv88q222x_cable_test_start() 936 ret = phy_write_mmd(phydev, MDIO_MMD_PCS, in mv88q222x_cable_test_start() [all …]
|
| A D | intel-xway.c | 251 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCH, in xway_gphy_init_leds() 255 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCL, in xway_gphy_init_leds() 268 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0H, ledxh); in xway_gphy_init_leds() 269 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0L, ledxl); in xway_gphy_init_leds() 270 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1H, ledxh); in xway_gphy_init_leds() 271 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1L, ledxl); in xway_gphy_init_leds() 272 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2H, ledxh); in xway_gphy_init_leds() 273 phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2L, ledxl); in xway_gphy_init_leds() 384 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDxH(index), 0); in xway_gphy_led_brightness_set() 388 return phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDxL(index), 0); in xway_gphy_led_brightness_set() [all …]
|
| A D | dp83869.c | 286 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_set_wol() 292 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_set_wol() 298 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_set_wol() 310 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_set_wol() 316 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_set_wol() 321 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_set_wol() 718 ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE, in dp83869_configure_mode() 753 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_configure_mode() 765 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_configure_mode() 786 ret = phy_write_mmd(phydev, DP83869_DEVADDR, in dp83869_configure_mode() [all …]
|
| A D | dp83tc811.c | 113 phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA1, in dp83811_set_wol() 115 phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA2, in dp83811_set_wol() 117 phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA3, in dp83811_set_wol() 128 phy_write_mmd(phydev, DP83811_DEVADDR, in dp83811_set_wol() 131 phy_write_mmd(phydev, DP83811_DEVADDR, in dp83811_set_wol() 134 phy_write_mmd(phydev, DP83811_DEVADDR, in dp83811_set_wol() 148 return phy_write_mmd(phydev, DP83811_DEVADDR, in dp83811_set_wol()
|
| A D | microchip_t1s.c | 124 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, LAN865X_REG_CFGPARAM_ADDR, in lan865x_revb_indirect_read() 129 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, LAN865X_REG_CFGPARAM_CTRL, in lan865x_revb_indirect_read() 185 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, cfg_regs[i], in lan865x_write_cfg_params() 249 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in lan865x_revb_config_init() 267 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in lan865x_revb_config_init() 326 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in lan867x_revc_config_init() 344 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in lan867x_revc_config_init()
|
| A D | dp83tg720.c | 341 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TG720S_TDR_CFG2, in dp83tg720_cable_test_start() 346 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TG720S_TDR_CFG3, in dp83tg720_cable_test_start() 351 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TG720S_TDR_CFG4, in dp83tg720_cable_test_start() 356 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TG720S_UNKNOWN_0405, in dp83tg720_cable_test_start() 361 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TG720S_UNKNOWN_083F, in dp83tg720_cable_test_start() 576 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TG720S_LPS_CFG3, in dp83tg720_config_init()
|
| A D | micrel.c | 1104 return phy_write_mmd(phydev, 2, reg, newval); in ksz9031_of_load_skew_values() 1346 return phy_write_mmd(phydev, 2, reg, newval); in ksz9131_of_load_skew_values() 4393 phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG, in lan8841_config_init() 4396 phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG, in lan8841_config_init() 4406 phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG, in lan8841_config_init() 4420 phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG, in lan8841_config_init() 4425 phy_write_mmd(phydev, MDIO_MMD_PMAPMD, in lan8841_config_init() 4427 phy_write_mmd(phydev, LAN8841_MMD_TIMER_REG, in lan8841_config_init() 4935 phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL, in lan8841_ptp_settime64() 4965 phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL, in lan8841_ptp_gettime64() [all …]
|
| A D | dp83867.c | 223 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFPMD1, in dp83867_set_wol() 225 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFPMD2, in dp83867_set_wol() 227 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFPMD3, in dp83867_set_wol() 236 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFSOP1, in dp83867_set_wol() 238 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFSOP2, in dp83867_set_wol() 240 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFSOP3, in dp83867_set_wol() 262 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RXFCFG, val_rxcfg); in dp83867_set_wol() 798 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val); in dp83867_config_init() 800 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL, in dp83867_config_init() 846 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_SGMIICTL, val); in dp83867_config_init() [all …]
|
| A D | smsc.c | 327 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, MII_LAN874X_PHY_MMD_WOL_WUCSR, in lan874x_phy_config_init() 333 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, MII_LAN874X_PHY_MMD_MCFGR, in lan874x_phy_config_init() 423 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, in lan874x_set_wol_pattern() 429 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, in lan874x_set_wol_pattern() 437 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, reg, *mask); in lan874x_set_wol_pattern() 447 phy_write_mmd(phydev, MDIO_MMD_PCS, reg, 0); in lan874x_set_wol_pattern() 533 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, reg, in lan874x_set_wol() 540 rc = phy_write_mmd(phydev, MDIO_MMD_PCS, MII_LAN874X_PHY_MMD_WOL_WUCSR, in lan874x_set_wol()
|
| A D | bcm87xx.c | 69 ret = phy_write_mmd(phydev, devid, reg, val); in bcm87xx_of_reg_init() 155 err = phy_write_mmd(phydev, MDIO_MMD_PCS, in bcm87xx_config_intr() 159 err = phy_write_mmd(phydev, MDIO_MMD_PCS, in bcm87xx_config_intr()
|
| A D | microchip_t1.c | 1331 ret = phy_write_mmd(phydev, reg_map[i].mmd, in lan887x_phy_config() 1562 rc = phy_write_mmd(phydev, MDIO_MMD_VEND1, LAN887X_INT_MSK, in lan887x_config_intr() 1565 rc = phy_write_mmd(phydev, MDIO_MMD_VEND1, LAN887X_INT_MSK, in lan887x_config_intr() 1680 rc = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, 0x80b0, 0x0038); in lan887x_cable_test_prep() 1691 rc = phy_write_mmd(phydev, values[i].mmd, values[i].reg, in lan887x_cable_test_prep() 1698 rc = phy_write_mmd(phydev, values[i].mmd, in lan887x_cable_test_prep() 1727 return phy_write_mmd(phydev, MDIO_MMD_VEND1, in lan887x_cable_test_prep() 1762 return phy_write_mmd(phydev, MDIO_MMD_VEND1, in lan887x_cable_test_chk() 1933 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, in lan887x_cable_test_report() 1983 rc = phy_write_mmd(phydev, MDIO_MMD_VEND1, in lan887x_get_sqi_100M() [all …]
|
| A D | air_en8811h.c | 592 return phy_write_mmd(phydev, MDIO_MMD_VEND2, in air_hw_led_blink_set() 728 return phy_write_mmd(phydev, MDIO_MMD_VEND2, AIR_PHY_LED_BLINK(index), in air_led_hw_control_set() 765 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, AIR_PHY_LED_DUR_BLINK, in air_leds_init() 770 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, AIR_PHY_LED_DUR_ON, in air_leds_init() 989 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, AIR_PHY_MCU_CMD_1, in en8811h_config_init() 993 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, AIR_PHY_MCU_CMD_2, in en8811h_config_init() 997 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, AIR_PHY_MCU_CMD_3, in en8811h_config_init() 1001 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, AIR_PHY_MCU_CMD_4, in en8811h_config_init() 1145 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, AIR_PHY_MCU_CMD_3, in en8811h_clear_intr() 1150 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, AIR_PHY_MCU_CMD_4, in en8811h_clear_intr()
|
| A D | dp83td510.c | 476 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in dp83td510_config_intr() 488 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in dp83td510_config_intr() 680 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TD510E_TDR_CFG2, in dp83td510_cable_test_start() 688 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TD510E_TDR_FAULT_CFG1, in dp83td510_cable_test_start() 699 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TD510E_UNKN_030E, in dp83td510_cable_test_start() 704 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, DP83TD510E_TDR_CFG3, in dp83td510_cable_test_start()
|
| A D | dp83822.c | 228 phy_write_mmd(phydev, MDIO_MMD_VEND2, MII_DP83822_WOL_DA1, in dp83822_config_wol() 230 phy_write_mmd(phydev, MDIO_MMD_VEND2, MII_DP83822_WOL_DA2, in dp83822_config_wol() 232 phy_write_mmd(phydev, MDIO_MMD_VEND2, MII_DP83822_WOL_DA3, in dp83822_config_wol() 243 phy_write_mmd(phydev, MDIO_MMD_VEND2, in dp83822_config_wol() 246 phy_write_mmd(phydev, MDIO_MMD_VEND2, in dp83822_config_wol() 249 phy_write_mmd(phydev, MDIO_MMD_VEND2, in dp83822_config_wol() 263 return phy_write_mmd(phydev, MDIO_MMD_VEND2, in dp83822_config_wol() 1027 phy_write_mmd(phydev, MDIO_MMD_VEND2, MII_DP83822_WOL_CFG, value | in dp83822_resume()
|
| A D | as21xxx.c | 308 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_FW_START_ADDR, in aeon_firmware_boot() 330 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, in aeon_firmware_boot() 336 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, in aeon_firmware_boot() 342 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, in aeon_firmware_boot() 423 ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_IPC_CMD, cmd); in aeon_ipc_send_cmd() 472 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_IPC_DATA(i), in aeon_ipc_send_msg()
|
| A D | marvell-88x2222.c | 78 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PORT_RST, in mv2222_soft_reset() 199 return phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PCS_CONFIG, in mv2222_config_line() 202 return phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PCS_CONFIG, in mv2222_config_line() 205 return phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PCS_CONFIG, in mv2222_config_line()
|
| A D | phy-c45.c | 168 ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1, ctrl1); in genphy_c45_pma_setup_forced() 172 ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL2, ctrl2); in genphy_c45_pma_setup_forced() 1384 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in genphy_c45_plca_set_cfg() 1392 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in genphy_c45_plca_set_cfg() 1424 ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, in genphy_c45_plca_set_cfg()
|
| /drivers/net/phy/aquantia/ |
| A D | aquantia_firmware.c | 96 phy_write_mmd(phydev, MDIO_MMD_VEND1, in aqr_fw_load_memory() 99 phy_write_mmd(phydev, MDIO_MMD_VEND1, in aqr_fw_load_memory() 102 phy_write_mmd(phydev, MDIO_MMD_VEND1, in aqr_fw_load_memory() 116 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE5, in aqr_fw_load_memory() 118 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE6, in aqr_fw_load_memory() 121 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE1, in aqr_fw_load_memory() 262 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_CONTROL2, in aqr_fw_boot() 284 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_CONTROL2, in aqr_fw_boot() 290 phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_CONTROL2, in aqr_fw_boot()
|
| A D | aquantia_main.c | 257 err = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_MASK2, in aqr_config_intr() 262 err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_STD_MASK, in aqr_config_intr() 267 err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_VEND_MASK, in aqr_config_intr() 394 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE, adv); in aqr105_setup_forced() 397 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV, vend); in aqr105_setup_forced() 400 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL, ctrl10); in aqr105_setup_forced()
|
| /drivers/net/phy/mediatek/ |
| A D | mtk-ge-soc.c | 613 phy_write_mmd(phydev, MDIO_MMD_VEND1, reg, val | val << 8); in tx_r50_fill_result() 858 phy_write_mmd(phydev, MDIO_MMD_VEND1, i, val[k++]); in mt7981_phy_finetune() 894 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LPF_CNT_VAL, 0x200); in mt7981_phy_finetune() 898 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K1_U, 0x0); in mt7981_phy_finetune() 900 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K2_U, 0x0); in mt7981_phy_finetune() 902 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K3_U, 0x0); in mt7981_phy_finetune() 904 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K4_U, 0x3); in mt7981_phy_finetune() 906 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K5_U, 0xe); in mt7981_phy_finetune() 918 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LDO_OUTPUT_V, 0x2222); in mt7981_phy_finetune() 930 phy_write_mmd(phydev, MDIO_MMD_VEND1, i, val[i]); in mt7988_phy_finetune() [all …]
|
| A D | mtk-2p5ge.c | 88 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_HOST_CMD1, 0x1100); in mt798x_2p5ge_phy_load_fw() 89 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_HOST_CMD2, 0x00df); in mt798x_2p5ge_phy_load_fw()
|