| /drivers/gpu/drm/i915/display/ |
| A D | intel_dp_tunnel.c | 130 for_each_intel_crtc_in_pipe_mask(display->drm, crtc, pipe_mask) { in allocate_initial_tunnel_bw_for_pipes() 163 u8 pipe_mask; in allocate_initial_tunnel_bw() local 166 err = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask); in allocate_initial_tunnel_bw() 170 return allocate_initial_tunnel_bw_for_pipes(intel_dp, pipe_mask); in allocate_initial_tunnel_bw() 303 u8 pipe_mask; in intel_dp_tunnel_resume() local 337 pipe_mask = 0; in intel_dp_tunnel_resume() 342 pipe_mask |= BIT(crtc->pipe); in intel_dp_tunnel_resume() 345 err = allocate_initial_tunnel_bw_for_pipes(intel_dp, pipe_mask); in intel_dp_tunnel_resume() 464 u32 pipe_mask; in intel_dp_tunnel_atomic_add_group_state() local 468 tunnel, &pipe_mask); in intel_dp_tunnel_atomic_add_group_state() [all …]
|
| A D | intel_display_device.c | 254 .__runtime_defaults.pipe_mask = BIT(PIPE_A), \ 479 .__runtime_defaults.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), 994 .__runtime_defaults.pipe_mask = \ 1161 .__runtime_defaults.pipe_mask = \ 1339 .__runtime_defaults.pipe_mask = \ 1811 display_runtime->pipe_mask &= ~BIT(PIPE_C); in __intel_display_device_info_runtime_init() 1818 display_runtime->pipe_mask &= ~BIT(PIPE_A); in __intel_display_device_info_runtime_init() 1823 display_runtime->pipe_mask &= ~BIT(PIPE_B); in __intel_display_device_info_runtime_init() 1828 display_runtime->pipe_mask &= ~BIT(PIPE_C); in __intel_display_device_info_runtime_init() 1835 display_runtime->pipe_mask &= ~BIT(PIPE_D); in __intel_display_device_info_runtime_init() [all …]
|
| A D | intel_link_bw.c | 101 u8 pipe_mask, in __intel_link_bw_reduce_bpp() argument 110 for_each_intel_crtc_in_pipe_mask(display->drm, crtc, pipe_mask) { in __intel_link_bw_reduce_bpp() 154 u8 pipe_mask, in intel_link_bw_reduce_bpp() argument 160 ret = __intel_link_bw_reduce_bpp(state, limits, pipe_mask, reason, false); in intel_link_bw_reduce_bpp() 162 ret = __intel_link_bw_reduce_bpp(state, limits, pipe_mask, reason, true); in intel_link_bw_reduce_bpp()
|
| A D | intel_display.h | 192 for_each_if(DISPLAY_RUNTIME_INFO(__dev_priv)->pipe_mask & BIT(__p)) 245 #define for_each_intel_crtc_in_pipe_mask(dev, intel_crtc, pipe_mask) \ argument 249 for_each_if((pipe_mask) & BIT(intel_crtc->pipe)) 251 #define for_each_intel_crtc_in_pipe_mask_reverse(dev, intel_crtc, pipe_mask) \ argument 255 for_each_if((pipe_mask) & BIT((intel_crtc)->pipe)) 515 const char *reason, u8 pipe_mask); 519 u8 pipe_mask,
|
| A D | intel_dp_test.c | 405 u8 *pipe_mask) in intel_dp_prep_phy_test() argument 412 *pipe_mask = 0; in intel_dp_prep_phy_test() 444 *pipe_mask |= BIT(crtc->pipe); in intel_dp_prep_phy_test() 457 u8 pipe_mask; in intel_dp_do_phy_test() local 465 ret = intel_dp_prep_phy_test(intel_dp, ctx, &pipe_mask); in intel_dp_do_phy_test() 469 if (pipe_mask == 0) in intel_dp_do_phy_test() 475 for_each_intel_crtc_in_pipe_mask(display->drm, crtc, pipe_mask) { in intel_dp_do_phy_test()
|
| A D | intel_dpll_mgr.c | 272 if (drm_WARN_ON(display->drm, !(pll->state.pipe_mask & pipe_mask)) || in intel_dpll_enable() 276 pll->active_mask |= pipe_mask; in intel_dpll_enable() 332 pll->active_mask &= ~pipe_mask; in intel_dpll_disable() 397 dpll_state[pll->index].pipe_mask, in intel_find_dpll() 4518 pll->state.pipe_mask = 0; in readout_dpll_hw_state() 4630 u8 pipe_mask; in verify_single_dpll_state() local 4656 pipe_mask = BIT(crtc->pipe); in verify_single_dpll_state() 4667 INTEL_DISPLAY_STATE_WARN(display, !(pll->state.pipe_mask & pipe_mask), in verify_single_dpll_state() 4669 pll->info->name, pipe_mask, pll->state.pipe_mask); in verify_single_dpll_state() 4700 u8 pipe_mask = BIT(crtc->pipe); in intel_dpll_state_verify() local [all …]
|
| A D | intel_display_irq.h | 36 void gen8_irq_power_well_post_enable(struct intel_display *display, u8 pipe_mask); 37 void gen8_irq_power_well_pre_disable(struct intel_display *display, u8 pipe_mask);
|
| A D | intel_display_device.h | 156 #define HAS_DISPLAY(__display) (DISPLAY_RUNTIME_INFO(__display)->pipe_mask != 0) 198 #define INTEL_NUM_PIPES(__display) (hweight8(DISPLAY_RUNTIME_INFO(__display)->pipe_mask)) 263 u8 pipe_mask; member
|
| A D | intel_link_bw.h | 28 u8 pipe_mask,
|
| A D | intel_ddi.c | 808 *pipe_mask = 0; in intel_ddi_get_encoder_pipes() 830 *pipe_mask = BIT(PIPE_A); in intel_ddi_get_encoder_pipes() 833 *pipe_mask = BIT(PIPE_B); in intel_ddi_get_encoder_pipes() 876 *pipe_mask |= BIT(p); in intel_ddi_get_encoder_pipes() 879 if (!*pipe_mask) in intel_ddi_get_encoder_pipes() 906 *pipe_mask); in intel_ddi_get_encoder_pipes() 907 *pipe_mask = BIT(ffs(*pipe_mask) - 1); in intel_ddi_get_encoder_pipes() 935 u8 pipe_mask; in intel_ddi_get_hw_state() local 940 if (is_mst || !pipe_mask) in intel_ddi_get_hw_state() 2104 u8 pipe_mask; in intel_ddi_sanitize_encoder_pll_mapping() local [all …]
|
| A D | g4x_hdmi.c | 753 intel_encoder->pipe_mask = BIT(PIPE_C); in g4x_hdmi_init() 755 intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B); in g4x_hdmi_init() 757 intel_encoder->pipe_mask = ~0; in g4x_hdmi_init()
|
| A D | intel_dpll_mgr.h | 296 u8 pipe_mask; member
|
| A D | intel_dp.h | 56 u8 *pipe_mask);
|
| A D | intel_tc.c | 1676 u8 pipe_mask; in reset_link_commit() local 1683 ret = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask); in reset_link_commit() 1687 if (!pipe_mask) in reset_link_commit() 1690 for_each_intel_crtc_in_pipe_mask(display->drm, crtc, pipe_mask) { in reset_link_commit()
|
| A D | g4x_dp.c | 1377 intel_encoder->pipe_mask = BIT(PIPE_C); in g4x_dp_init() 1379 intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B); in g4x_dp_init() 1381 intel_encoder->pipe_mask = ~0; in g4x_dp_init()
|
| A D | intel_lvds.c | 931 encoder->pipe_mask = BIT(PIPE_B); in intel_lvds_init() 933 encoder->pipe_mask = ~0; in intel_lvds_init()
|
| A D | intel_crt.c | 1064 crt->base.pipe_mask = BIT(PIPE_A); in intel_crt_init() 1066 crt->base.pipe_mask = ~0; in intel_crt_init()
|
| A D | intel_display_irq.c | 2074 u8 pipe_mask) in gen8_irq_power_well_post_enable() argument 2088 for_each_pipe_masked(display, pipe, pipe_mask) in gen8_irq_power_well_post_enable() 2097 u8 pipe_mask) in gen8_irq_power_well_pre_disable() argument 2109 for_each_pipe_masked(display, pipe, pipe_mask) in gen8_irq_power_well_pre_disable()
|
| A D | intel_dvo.c | 530 encoder->pipe_mask = ~0; in intel_dvo_init()
|
| A D | vlv_dsi.c | 1961 encoder->pipe_mask = ~0; in vlv_dsi_init() 1963 encoder->pipe_mask = BIT(PIPE_A); in vlv_dsi_init() 1965 encoder->pipe_mask = BIT(PIPE_B); in vlv_dsi_init()
|
| A D | intel_dp.c | 5276 u8 *pipe_mask) in intel_dp_get_active_pipes() argument 5283 *pipe_mask = 0; in intel_dp_get_active_pipes() 5313 *pipe_mask |= BIT(crtc->pipe); in intel_dp_get_active_pipes() 5338 u8 pipe_mask; in intel_dp_retrain_link() local 5352 ret = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask); in intel_dp_retrain_link() 5356 if (pipe_mask == 0) in intel_dp_retrain_link() 5367 ret = intel_modeset_commit_pipes(display, pipe_mask, ctx); in intel_dp_retrain_link()
|
| /drivers/gpu/drm/amd/display/dc/core/ |
| A D | dc_surface.c | 70 uint8_t pipe_mask = 0; in dc_plane_get_pipe_mask() local 77 pipe_mask |= 1 << pipe_ctx->plane_res.hubp->inst; in dc_plane_get_pipe_mask() 80 return pipe_mask; in dc_plane_get_pipe_mask()
|
| /drivers/usb/renesas_usbhs/ |
| A D | common.c | 276 u16 pipe_mask = (u16)GENMASK(usbhs_get_dparam(priv, pipe_size), 0); in usbhs_xxxsts_clear() local 278 usbhs_write(priv, sts_reg, ~(1 << bit) & pipe_mask); in usbhs_xxxsts_clear()
|
| /drivers/gpu/drm/amd/display/dmub/inc/ |
| A D | dmub_cmd.h | 1974 uint8_t pipe_mask; member 2256 uint8_t pipe_mask; // pipe mask for the whole config member 2288 uint8_t pipe_mask; // pipe mask for the whole config member
|
| /drivers/gpu/drm/amd/display/dc/dml2/dml21/ |
| A D | dml21_utils.c | 444 static_base_state->stream_v1.base.pipe_mask |= (1 << k); in dml21_build_fams2_programming()
|