Searched refs:pll_state (Results 1 – 7 of 7) sorted by relevance
| /drivers/gpu/drm/i915/display/ |
| A D | intel_snps_hdmi_pll.c | 262 pll_state->clock = pixel_clock; in intel_snps_hdmi_pll_compute_mpllb() 263 pll_state->ref_control = in intel_snps_hdmi_pll_compute_mpllb() 265 pll_state->mpllb_cp = in intel_snps_hdmi_pll_compute_mpllb() 270 pll_state->mpllb_div = in intel_snps_hdmi_pll_compute_mpllb() 276 pll_state->mpllb_div2 = in intel_snps_hdmi_pll_compute_mpllb() 280 pll_state->mpllb_fracn1 = in intel_snps_hdmi_pll_compute_mpllb() 284 pll_state->mpllb_fracn2 = in intel_snps_hdmi_pll_compute_mpllb() 287 pll_state->mpllb_sscen = in intel_snps_hdmi_pll_compute_mpllb() 335 pll_state->tx = 0x10; in intel_snps_hdmi_pll_compute_c10pll() 336 pll_state->cmn = 0x1; in intel_snps_hdmi_pll_compute_c10pll() [all …]
|
| A D | intel_cx0_phy.c | 2039 pll_state->ssc_enabled = in intel_cx0pll_update_ssc() 2051 if (pll_state->ssc_enabled) in intel_c10pll_update_pll() 2056 pll_state->c10.pll[i] = 0; in intel_c10pll_update_pll() 2147 pll_state->pll[i], in intel_c10_pll_program() 2279 pll_state->tx[0] = 0xbe88; in intel_c20_compute_hdmi_tmds_pll() 2281 pll_state->tx[2] = 0x0000; in intel_c20_compute_hdmi_tmds_pll() 2488 pll_state->clock = intel_c20pll_calc_port_clock(encoder, pll_state); in intel_c20pll_readout_hw_state() 2735 frac_quot = pll_state->pll[12] << 8 | pll_state->pll[11]; in intel_c10pll_calc_port_clock() 2736 frac_rem = pll_state->pll[14] << 8 | pll_state->pll[13]; in intel_c10pll_calc_port_clock() 2737 frac_den = pll_state->pll[10] << 8 | pll_state->pll[9]; in intel_c10pll_calc_port_clock() [all …]
|
| A D | intel_snps_phy.c | 1832 intel_de_write(display, SNPS_PHY_MPLLB_CP(phy), pll_state->mpllb_cp); in intel_mpllb_enable() 1833 intel_de_write(display, SNPS_PHY_MPLLB_DIV(phy), pll_state->mpllb_div); in intel_mpllb_enable() 1834 intel_de_write(display, SNPS_PHY_MPLLB_DIV2(phy), pll_state->mpllb_div2); in intel_mpllb_enable() 1859 pll_state->mpllb_div | SNPS_PHY_MPLLB_FORCE_EN); in intel_mpllb_enable() 1919 const struct intel_mpllb_state *pll_state) in intel_mpllb_calc_port_clock() argument 1932 frac_en = REG_FIELD_GET(SNPS_PHY_MPLLB_FRACN_EN, pll_state->mpllb_fracn1); in intel_mpllb_calc_port_clock() 1950 struct intel_mpllb_state *pll_state) in intel_mpllb_readout_hw_state() argument 1955 pll_state->mpllb_cp = intel_de_read(display, SNPS_PHY_MPLLB_CP(phy)); in intel_mpllb_readout_hw_state() 1956 pll_state->mpllb_div = intel_de_read(display, SNPS_PHY_MPLLB_DIV(phy)); in intel_mpllb_readout_hw_state() 1957 pll_state->mpllb_div2 = intel_de_read(display, SNPS_PHY_MPLLB_DIV2(phy)); in intel_mpllb_readout_hw_state() [all …]
|
| A D | intel_snps_hdmi_pll.h | 14 void intel_snps_hdmi_pll_compute_mpllb(struct intel_mpllb_state *pll_state, u64 pixel_clock); 15 void intel_snps_hdmi_pll_compute_c10pll(struct intel_c10pll_state *pll_state, u64 pixel_clock);
|
| A D | intel_snps_phy.h | 29 struct intel_mpllb_state *pll_state); 31 const struct intel_mpllb_state *pll_state);
|
| A D | intel_cx0_phy.h | 32 struct intel_cx0pll_state *pll_state); 34 const struct intel_cx0pll_state *pll_state);
|
| /drivers/clk/ |
| A D | clk-stm32f4.c | 724 int pll_state; in stm32f4_pll_set_rate() local 726 pll_state = stm32f4_pll_is_enabled(hw); in stm32f4_pll_set_rate() 728 if (pll_state) in stm32f4_pll_set_rate() 741 if (pll_state) in stm32f4_pll_set_rate() 778 int pll_state, ret; in stm32f4_pll_div_set_rate() local 785 if (pll_state) in stm32f4_pll_div_set_rate() 790 if (pll_state) in stm32f4_pll_div_set_rate() 853 int pll_state; in stm32f4_pll_init_ssc() local 867 pll_state = stm32f4_pll_is_enabled(hw); in stm32f4_pll_init_ssc() 869 if (pll_state) in stm32f4_pll_init_ssc() [all …]
|
Completed in 26 milliseconds