Lines Matching refs:gbase

87 static void __iomem *gbase;  variable
510 gbase = of_iomap(parent_np, 0); in berlin2_clock_setup()
512 if (!gbase) in berlin2_clock_setup()
529 ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_SYSPLLCTL0, in berlin2_clock_setup()
534 ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_MEMPLLCTL0, in berlin2_clock_setup()
539 ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_CPUPLLCTL0, in berlin2_clock_setup()
548 ret = berlin2_avpll_vco_register(gbase + REG_AVPLLCTL0, "avpll_vcoA", in berlin2_clock_setup()
554 ret = berlin2_avpll_channel_register(gbase + REG_AVPLLCTL0, in berlin2_clock_setup()
561 ret = berlin2_avpll_vco_register(gbase + REG_AVPLLCTL31, "avpll_vcoB", in berlin2_clock_setup()
568 ret = berlin2_avpll_channel_register(gbase + REG_AVPLLCTL31, in berlin2_clock_setup()
579 0, gbase + REG_CLKSWITCH0, 0, 1, 0, &lock); in berlin2_clock_setup()
587 0, gbase + REG_CLKSWITCH0, 1, 1, 0, &lock); in berlin2_clock_setup()
595 0, gbase + REG_CLKSWITCH0, 2, 1, 0, &lock); in berlin2_clock_setup()
604 0, gbase + REG_CLKSELECT2, 29, 1, 0, &lock); in berlin2_clock_setup()
611 0, gbase + REG_CLKSELECT3, 4, 1, 0, &lock); in berlin2_clock_setup()
618 0, gbase + REG_CLKSELECT3, 6, 1, 0, &lock); in berlin2_clock_setup()
625 0, gbase + REG_CLKSELECT3, 7, 1, 0, &lock); in berlin2_clock_setup()
632 0, gbase + REG_CLKSELECT3, 9, 1, 0, &lock); in berlin2_clock_setup()
639 0, gbase + REG_CLKSELECT3, 10, 1, 0, &lock); in berlin2_clock_setup()
651 hws[CLKID_SYS + n] = berlin2_div_register(&dd->map, gbase, in berlin2_clock_setup()
661 gd->parent_name, gd->flags, gbase + REG_CLKENABLE, in berlin2_clock_setup()
684 iounmap(gbase); in berlin2_clock_setup()