Lines Matching refs:clk_lock

43 static DEFINE_SPINLOCK(clk_lock);
162 ARRAY_SIZE(uart_factor_tbl), &clk_lock); in pxa910_clk_init()
167 apbc_base + APBC_TWSI0, 10, 0, &clk_lock); in pxa910_clk_init()
171 apbcp_base + APBCP_TWSI1, 10, 0, &clk_lock); in pxa910_clk_init()
175 apbc_base + APBC_GPIO, 10, 0, &clk_lock); in pxa910_clk_init()
179 apbc_base + APBC_KPC, 10, 0, &clk_lock); in pxa910_clk_init()
183 apbc_base + APBC_RTC, 10, 0, &clk_lock); in pxa910_clk_init()
187 apbc_base + APBC_PWM0, 10, 0, &clk_lock); in pxa910_clk_init()
191 apbc_base + APBC_PWM1, 10, 0, &clk_lock); in pxa910_clk_init()
195 apbc_base + APBC_PWM2, 10, 0, &clk_lock); in pxa910_clk_init()
199 apbc_base + APBC_PWM3, 10, 0, &clk_lock); in pxa910_clk_init()
205 apbc_base + APBC_UART0, 4, 3, 0, &clk_lock); in pxa910_clk_init()
210 apbc_base + APBC_UART0, 10, 0, &clk_lock); in pxa910_clk_init()
216 apbc_base + APBC_UART1, 4, 3, 0, &clk_lock); in pxa910_clk_init()
221 apbc_base + APBC_UART1, 10, 0, &clk_lock); in pxa910_clk_init()
227 apbcp_base + APBCP_UART2, 4, 3, 0, &clk_lock); in pxa910_clk_init()
232 apbcp_base + APBCP_UART2, 10, 0, &clk_lock); in pxa910_clk_init()
238 apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock); in pxa910_clk_init()
242 apbc_base + APBC_SSP0, 10, 0, &clk_lock); in pxa910_clk_init()
248 apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock); in pxa910_clk_init()
252 apbc_base + APBC_SSP1, 10, 0, &clk_lock); in pxa910_clk_init()
256 apmu_base + APMU_DFC, 0x19b, &clk_lock); in pxa910_clk_init()
262 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
266 apmu_base + APMU_SDH0, 0x1b, &clk_lock); in pxa910_clk_init()
272 apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock); in pxa910_clk_init()
276 apmu_base + APMU_SDH1, 0x1b, &clk_lock); in pxa910_clk_init()
280 apmu_base + APMU_USB, 0x9, &clk_lock); in pxa910_clk_init()
284 apmu_base + APMU_USB, 0x12, &clk_lock); in pxa910_clk_init()
290 apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
294 apmu_base + APMU_DISP0, 0x1b, &clk_lock); in pxa910_clk_init()
300 apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
304 apmu_base + APMU_CCIC0, 0x1b, &clk_lock); in pxa910_clk_init()
310 apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock); in pxa910_clk_init()
314 apmu_base + APMU_CCIC0, 0x24, &clk_lock); in pxa910_clk_init()
319 10, 5, 0, &clk_lock); in pxa910_clk_init()
323 apmu_base + APMU_CCIC0, 0x300, &clk_lock); in pxa910_clk_init()