1  /* SPDX-License-Identifier: GPL-2.0+ */
2  /*
3   * vsp1_regs.h  --  R-Car VSP1 Registers Definitions
4   *
5   * Copyright (C) 2013 Renesas Electronics Corporation
6   *
7   * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
8   */
9  
10  #ifndef __VSP1_REGS_H__
11  #define __VSP1_REGS_H__
12  
13  /* -----------------------------------------------------------------------------
14   * General Control Registers
15   */
16  
17  #define VI6_CMD(n)			(0x0000 + (n) * 4)
18  #define VI6_CMD_UPDHDR			BIT(4)
19  #define VI6_CMD_STRCMD			BIT(0)
20  
21  #define VI6_CLK_DCSWT			0x0018
22  #define VI6_CLK_DCSWT_CSTPW_MASK	(0xff << 8)
23  #define VI6_CLK_DCSWT_CSTPW_SHIFT	8
24  #define VI6_CLK_DCSWT_CSTRW_MASK	(0xff << 0)
25  #define VI6_CLK_DCSWT_CSTRW_SHIFT	0
26  
27  #define VI6_SRESET			0x0028
28  #define VI6_SRESET_SRTS(n)		BIT(n)
29  
30  #define VI6_STATUS			0x0038
31  #define VI6_STATUS_FLD_STD(n)		BIT((n) + 28)
32  #define VI6_STATUS_SYS_ACT(n)		BIT((n) + 8)
33  
34  #define VI6_WPF_IRQ_ENB(n)		(0x0048 + (n) * 12)
35  #define VI6_WPF_IRQ_ENB_DFEE		BIT(1)
36  #define VI6_WPF_IRQ_ENB_FREE		BIT(0)
37  
38  #define VI6_WPF_IRQ_STA(n)		(0x004c + (n) * 12)
39  #define VI6_WPF_IRQ_STA_DFE		BIT(1)
40  #define VI6_WPF_IRQ_STA_FRE		BIT(0)
41  
42  #define VI6_DISP_IRQ_ENB(n)		(0x0078 + (n) * 60)
43  #define VI6_DISP_IRQ_ENB_DSTE		BIT(8)
44  #define VI6_DISP_IRQ_ENB_MAEE		BIT(5)
45  #define VI6_DISP_IRQ_ENB_LNEE(n)	BIT(n)
46  
47  #define VI6_DISP_IRQ_STA(n)		(0x007c + (n) * 60)
48  #define VI6_DISP_IRQ_STA_DST		BIT(8)
49  #define VI6_DISP_IRQ_STA_MAE		BIT(5)
50  #define VI6_DISP_IRQ_STA_LNE(n)		BIT(n)
51  
52  #define VI6_WPF_LINE_COUNT(n)		(0x0084 + (n) * 4)
53  #define VI6_WPF_LINE_COUNT_MASK		(0x1fffff << 0)
54  
55  /* -----------------------------------------------------------------------------
56   * Display List Control Registers
57   */
58  
59  #define VI6_DL_CTRL			0x0100
60  #define VI6_DL_CTRL_AR_WAIT_MASK	(0xffff << 16)
61  #define VI6_DL_CTRL_AR_WAIT_SHIFT	16
62  #define VI6_DL_CTRL_DC2			BIT(12)
63  #define VI6_DL_CTRL_DC1			BIT(8)
64  #define VI6_DL_CTRL_DC0			BIT(4)
65  #define VI6_DL_CTRL_CFM0		BIT(2)
66  #define VI6_DL_CTRL_NH0			BIT(1)
67  #define VI6_DL_CTRL_DLE			BIT(0)
68  
69  #define VI6_DL_HDR_ADDR(n)		(0x0104 + (n) * 4)
70  
71  #define VI6_DL_SWAP			0x0114
72  #define VI6_DL_SWAP_LWS			BIT(2)
73  #define VI6_DL_SWAP_WDS			BIT(1)
74  #define VI6_DL_SWAP_BTS			BIT(0)
75  
76  #define VI6_DL_EXT_CTRL(n)		(0x011c + (n) * 36)
77  #define VI6_DL_EXT_CTRL_NWE		BIT(16)
78  #define VI6_DL_EXT_CTRL_POLINT_MASK	(0x3f << 8)
79  #define VI6_DL_EXT_CTRL_POLINT_SHIFT	8
80  #define VI6_DL_EXT_CTRL_DLPRI		BIT(5)
81  #define VI6_DL_EXT_CTRL_EXPRI		BIT(4)
82  #define VI6_DL_EXT_CTRL_EXT		BIT(0)
83  
84  #define VI6_DL_EXT_AUTOFLD_INT		BIT(0)
85  
86  #define VI6_DL_BODY_SIZE		0x0120
87  #define VI6_DL_BODY_SIZE_UPD		BIT(24)
88  #define VI6_DL_BODY_SIZE_BS_MASK	(0x1ffff << 0)
89  #define VI6_DL_BODY_SIZE_BS_SHIFT	0
90  
91  /* -----------------------------------------------------------------------------
92   * RPF Control Registers
93   */
94  
95  #define VI6_RPF_OFFSET			0x100
96  
97  #define VI6_RPF_SRC_BSIZE		0x0300
98  #define VI6_RPF_SRC_BSIZE_BHSIZE_MASK	(0x1fff << 16)
99  #define VI6_RPF_SRC_BSIZE_BHSIZE_SHIFT	16
100  #define VI6_RPF_SRC_BSIZE_BVSIZE_MASK	(0x1fff << 0)
101  #define VI6_RPF_SRC_BSIZE_BVSIZE_SHIFT	0
102  
103  #define VI6_RPF_SRC_ESIZE		0x0304
104  #define VI6_RPF_SRC_ESIZE_EHSIZE_MASK	(0x1fff << 16)
105  #define VI6_RPF_SRC_ESIZE_EHSIZE_SHIFT	16
106  #define VI6_RPF_SRC_ESIZE_EVSIZE_MASK	(0x1fff << 0)
107  #define VI6_RPF_SRC_ESIZE_EVSIZE_SHIFT	0
108  
109  #define VI6_RPF_INFMT			0x0308
110  #define VI6_RPF_INFMT_VIR		BIT(28)
111  #define VI6_RPF_INFMT_CIPM		BIT(16)
112  #define VI6_RPF_INFMT_SPYCS		BIT(15)
113  #define VI6_RPF_INFMT_SPUVS		BIT(14)
114  #define VI6_RPF_INFMT_CEXT_ZERO		(0 << 12)
115  #define VI6_RPF_INFMT_CEXT_EXT		(1 << 12)
116  #define VI6_RPF_INFMT_CEXT_ONE		(2 << 12)
117  #define VI6_RPF_INFMT_CEXT_MASK		(3 << 12)
118  #define VI6_RPF_INFMT_RDTM_BT601	(0 << 9)
119  #define VI6_RPF_INFMT_RDTM_BT601_EXT	(1 << 9)
120  #define VI6_RPF_INFMT_RDTM_BT709	(2 << 9)
121  #define VI6_RPF_INFMT_RDTM_BT709_EXT	(3 << 9)
122  #define VI6_RPF_INFMT_RDTM_MASK		(7 << 9)
123  #define VI6_RPF_INFMT_CSC		BIT(8)
124  #define VI6_RPF_INFMT_RDFMT_MASK	(0x7f << 0)
125  #define VI6_RPF_INFMT_RDFMT_SHIFT	0
126  
127  #define VI6_RPF_DSWAP			0x030c
128  #define VI6_RPF_DSWAP_A_LLS		BIT(11)
129  #define VI6_RPF_DSWAP_A_LWS		BIT(10)
130  #define VI6_RPF_DSWAP_A_WDS		BIT(9)
131  #define VI6_RPF_DSWAP_A_BTS		BIT(8)
132  #define VI6_RPF_DSWAP_P_LLS		BIT(3)
133  #define VI6_RPF_DSWAP_P_LWS		BIT(2)
134  #define VI6_RPF_DSWAP_P_WDS		BIT(1)
135  #define VI6_RPF_DSWAP_P_BTS		BIT(0)
136  
137  #define VI6_RPF_LOC			0x0310
138  #define VI6_RPF_LOC_HCOORD_MASK		(0x1fff << 16)
139  #define VI6_RPF_LOC_HCOORD_SHIFT	16
140  #define VI6_RPF_LOC_VCOORD_MASK		(0x1fff << 0)
141  #define VI6_RPF_LOC_VCOORD_SHIFT	0
142  
143  #define VI6_RPF_ALPH_SEL		0x0314
144  #define VI6_RPF_ALPH_SEL_ASEL_PACKED	(0 << 28)
145  #define VI6_RPF_ALPH_SEL_ASEL_8B_PLANE	(1 << 28)
146  #define VI6_RPF_ALPH_SEL_ASEL_SELECT	(2 << 28)
147  #define VI6_RPF_ALPH_SEL_ASEL_1B_PLANE	(3 << 28)
148  #define VI6_RPF_ALPH_SEL_ASEL_FIXED	(4 << 28)
149  #define VI6_RPF_ALPH_SEL_ASEL_MASK	(7 << 28)
150  #define VI6_RPF_ALPH_SEL_ASEL_SHIFT	28
151  #define VI6_RPF_ALPH_SEL_IROP_MASK	(0xf << 24)
152  #define VI6_RPF_ALPH_SEL_IROP_SHIFT	24
153  #define VI6_RPF_ALPH_SEL_BSEL		BIT(23)
154  #define VI6_RPF_ALPH_SEL_AEXT_ZERO	(0 << 18)
155  #define VI6_RPF_ALPH_SEL_AEXT_EXT	(1 << 18)
156  #define VI6_RPF_ALPH_SEL_AEXT_ONE	(2 << 18)
157  #define VI6_RPF_ALPH_SEL_AEXT_MASK	(3 << 18)
158  #define VI6_RPF_ALPH_SEL_ALPHA1_MASK	(0xff << 8)
159  #define VI6_RPF_ALPH_SEL_ALPHA1_SHIFT	8
160  #define VI6_RPF_ALPH_SEL_ALPHA0_MASK	(0xff << 0)
161  #define VI6_RPF_ALPH_SEL_ALPHA0_SHIFT	0
162  
163  #define VI6_RPF_VRTCOL_SET		0x0318
164  #define VI6_RPF_VRTCOL_SET_LAYA_MASK	(0xff << 24)
165  #define VI6_RPF_VRTCOL_SET_LAYA_SHIFT	24
166  #define VI6_RPF_VRTCOL_SET_LAYR_MASK	(0xff << 16)
167  #define VI6_RPF_VRTCOL_SET_LAYR_SHIFT	16
168  #define VI6_RPF_VRTCOL_SET_LAYG_MASK	(0xff << 8)
169  #define VI6_RPF_VRTCOL_SET_LAYG_SHIFT	8
170  #define VI6_RPF_VRTCOL_SET_LAYB_MASK	(0xff << 0)
171  #define VI6_RPF_VRTCOL_SET_LAYB_SHIFT	0
172  
173  #define VI6_RPF_MSK_CTRL		0x031c
174  #define VI6_RPF_MSK_CTRL_MSK_EN		BIT(24)
175  #define VI6_RPF_MSK_CTRL_MGR_MASK	(0xff << 16)
176  #define VI6_RPF_MSK_CTRL_MGR_SHIFT	16
177  #define VI6_RPF_MSK_CTRL_MGG_MASK	(0xff << 8)
178  #define VI6_RPF_MSK_CTRL_MGG_SHIFT	8
179  #define VI6_RPF_MSK_CTRL_MGB_MASK	(0xff << 0)
180  #define VI6_RPF_MSK_CTRL_MGB_SHIFT	0
181  
182  #define VI6_RPF_MSK_SET0		0x0320
183  #define VI6_RPF_MSK_SET1		0x0324
184  #define VI6_RPF_MSK_SET_MSA_MASK	(0xff << 24)
185  #define VI6_RPF_MSK_SET_MSA_SHIFT	24
186  #define VI6_RPF_MSK_SET_MSR_MASK	(0xff << 16)
187  #define VI6_RPF_MSK_SET_MSR_SHIFT	16
188  #define VI6_RPF_MSK_SET_MSG_MASK	(0xff << 8)
189  #define VI6_RPF_MSK_SET_MSG_SHIFT	8
190  #define VI6_RPF_MSK_SET_MSB_MASK	(0xff << 0)
191  #define VI6_RPF_MSK_SET_MSB_SHIFT	0
192  
193  #define VI6_RPF_CKEY_CTRL		0x0328
194  #define VI6_RPF_CKEY_CTRL_CV		BIT(4)
195  #define VI6_RPF_CKEY_CTRL_SAPE1		BIT(1)
196  #define VI6_RPF_CKEY_CTRL_SAPE0		BIT(0)
197  
198  #define VI6_RPF_CKEY_SET0		0x032c
199  #define VI6_RPF_CKEY_SET1		0x0330
200  #define VI6_RPF_CKEY_SET_AP_MASK	(0xff << 24)
201  #define VI6_RPF_CKEY_SET_AP_SHIFT	24
202  #define VI6_RPF_CKEY_SET_R_MASK		(0xff << 16)
203  #define VI6_RPF_CKEY_SET_R_SHIFT	16
204  #define VI6_RPF_CKEY_SET_GY_MASK	(0xff << 8)
205  #define VI6_RPF_CKEY_SET_GY_SHIFT	8
206  #define VI6_RPF_CKEY_SET_B_MASK		(0xff << 0)
207  #define VI6_RPF_CKEY_SET_B_SHIFT	0
208  
209  #define VI6_RPF_SRCM_PSTRIDE		0x0334
210  #define VI6_RPF_SRCM_PSTRIDE_Y_SHIFT	16
211  #define VI6_RPF_SRCM_PSTRIDE_C_SHIFT	0
212  
213  #define VI6_RPF_SRCM_ASTRIDE		0x0338
214  #define VI6_RPF_SRCM_PSTRIDE_A_SHIFT	0
215  
216  #define VI6_RPF_SRCM_ADDR_Y		0x033c
217  #define VI6_RPF_SRCM_ADDR_C0		0x0340
218  #define VI6_RPF_SRCM_ADDR_C1		0x0344
219  #define VI6_RPF_SRCM_ADDR_AI		0x0348
220  
221  #define VI6_RPF_MULT_ALPHA		0x036c
222  #define VI6_RPF_MULT_ALPHA_A_MMD_NONE	(0 << 12)
223  #define VI6_RPF_MULT_ALPHA_A_MMD_RATIO	(1 << 12)
224  #define VI6_RPF_MULT_ALPHA_P_MMD_NONE	(0 << 8)
225  #define VI6_RPF_MULT_ALPHA_P_MMD_RATIO	(1 << 8)
226  #define VI6_RPF_MULT_ALPHA_P_MMD_IMAGE	(2 << 8)
227  #define VI6_RPF_MULT_ALPHA_P_MMD_BOTH	(3 << 8)
228  #define VI6_RPF_MULT_ALPHA_RATIO_MASK	(0xff << 0)
229  #define VI6_RPF_MULT_ALPHA_RATIO_SHIFT	0
230  
231  #define VI6_RPF_EXT_INFMT0		0x0370
232  #define VI6_RPF_EXT_INFMT0_F2B		BIT(12)
233  #define VI6_RPF_EXT_INFMT0_IPBD_Y_8	(0 << 8)
234  #define VI6_RPF_EXT_INFMT0_IPBD_Y_10	(1 << 8)
235  #define VI6_RPF_EXT_INFMT0_IPBD_Y_12	(2 << 8)
236  #define VI6_RPF_EXT_INFMT0_IPBD_C_8	(0 << 4)
237  #define VI6_RPF_EXT_INFMT0_IPBD_C_10	(1 << 4)
238  #define VI6_RPF_EXT_INFMT0_IPBD_C_12	(2 << 4)
239  #define VI6_RPF_EXT_INFMT0_BYPP_M1_RGB10	(3 << 0)
240  
241  #define VI6_RPF_EXT_INFMT1		0x0374
242  #define VI6_RPF_EXT_INFMT1_PACK_CPOS(a, b, c, d) \
243  	(((a) << 24) | ((b) << 16) | ((c) << 8) | ((d) << 0))
244  
245  #define VI6_RPF_EXT_INFMT2		0x0378
246  #define VI6_RPF_EXT_INFMT2_PACK_CLEN(a, b, c, d) \
247  	(((a) << 24) | ((b) << 16) | ((c) << 8) | ((d) << 0))
248  
249  #define VI6_RPF_BRDITH_CTRL		0x03e0
250  #define VI6_RPF_BRDITH_CTRL_ODE		BIT(8)
251  #define VI6_RPF_BRDITH_CTRL_CBRM	BIT(0)
252  
253  /* -----------------------------------------------------------------------------
254   * WPF Control Registers
255   */
256  
257  #define VI6_WPF_OFFSET			0x100
258  
259  #define VI6_WPF_SRCRPF			0x1000
260  #define VI6_WPF_SRCRPF_VIRACT_DIS	(0 << 28)
261  #define VI6_WPF_SRCRPF_VIRACT_SUB	(1 << 28)
262  #define VI6_WPF_SRCRPF_VIRACT_MST	(2 << 28)
263  #define VI6_WPF_SRCRPF_VIRACT_MASK	(3 << 28)
264  #define VI6_WPF_SRCRPF_VIRACT2_DIS	(0 << 24)
265  #define VI6_WPF_SRCRPF_VIRACT2_SUB	(1 << 24)
266  #define VI6_WPF_SRCRPF_VIRACT2_MST	(2 << 24)
267  #define VI6_WPF_SRCRPF_VIRACT2_MASK	(3 << 24)
268  #define VI6_WPF_SRCRPF_RPF_ACT_DIS(n)	(0 << ((n) * 2))
269  #define VI6_WPF_SRCRPF_RPF_ACT_SUB(n)	(1 << ((n) * 2))
270  #define VI6_WPF_SRCRPF_RPF_ACT_MST(n)	(2 << ((n) * 2))
271  #define VI6_WPF_SRCRPF_RPF_ACT_MASK(n)	(3 << ((n) * 2))
272  
273  #define VI6_WPF_HSZCLIP			0x1004
274  #define VI6_WPF_VSZCLIP			0x1008
275  #define VI6_WPF_SZCLIP_EN		BIT(28)
276  #define VI6_WPF_SZCLIP_OFST_MASK	(0xff << 16)
277  #define VI6_WPF_SZCLIP_OFST_SHIFT	16
278  #define VI6_WPF_SZCLIP_SIZE_MASK	(0xfff << 0)
279  #define VI6_WPF_SZCLIP_SIZE_SHIFT	0
280  
281  #define VI6_WPF_OUTFMT			0x100c
282  #define VI6_WPF_OUTFMT_PDV_MASK		(0xff << 24)
283  #define VI6_WPF_OUTFMT_PDV_SHIFT	24
284  #define VI6_WPF_OUTFMT_PXA		BIT(23)
285  #define VI6_WPF_OUTFMT_ROT		BIT(18)
286  #define VI6_WPF_OUTFMT_HFLP		BIT(17)
287  #define VI6_WPF_OUTFMT_FLP		BIT(16)
288  #define VI6_WPF_OUTFMT_SPYCS		BIT(15)
289  #define VI6_WPF_OUTFMT_SPUVS		BIT(14)
290  #define VI6_WPF_OUTFMT_DITH_DIS		(0 << 12)
291  #define VI6_WPF_OUTFMT_DITH_EN		(3 << 12)
292  #define VI6_WPF_OUTFMT_DITH_MASK	(3 << 12)
293  #define VI6_WPF_OUTFMT_WRTM_BT601	(0 << 9)
294  #define VI6_WPF_OUTFMT_WRTM_BT601_EXT	(1 << 9)
295  #define VI6_WPF_OUTFMT_WRTM_BT709	(2 << 9)
296  #define VI6_WPF_OUTFMT_WRTM_BT709_EXT	(3 << 9)
297  #define VI6_WPF_OUTFMT_WRTM_MASK	(7 << 9)
298  #define VI6_WPF_OUTFMT_CSC		BIT(8)
299  #define VI6_WPF_OUTFMT_WRFMT_MASK	(0x7f << 0)
300  #define VI6_WPF_OUTFMT_WRFMT_SHIFT	0
301  
302  #define VI6_WPF_DSWAP			0x1010
303  #define VI6_WPF_DSWAP_P_LLS		BIT(3)
304  #define VI6_WPF_DSWAP_P_LWS		BIT(2)
305  #define VI6_WPF_DSWAP_P_WDS		BIT(1)
306  #define VI6_WPF_DSWAP_P_BTS		BIT(0)
307  
308  #define VI6_WPF_RNDCTRL			0x1014
309  #define VI6_WPF_RNDCTRL_CBRM		BIT(28)
310  #define VI6_WPF_RNDCTRL_ABRM_TRUNC	(0 << 24)
311  #define VI6_WPF_RNDCTRL_ABRM_ROUND	(1 << 24)
312  #define VI6_WPF_RNDCTRL_ABRM_THRESH	(2 << 24)
313  #define VI6_WPF_RNDCTRL_ABRM_MASK	(3 << 24)
314  #define VI6_WPF_RNDCTRL_ATHRESH_MASK	(0xff << 16)
315  #define VI6_WPF_RNDCTRL_ATHRESH_SHIFT	16
316  #define VI6_WPF_RNDCTRL_CLMD_FULL	(0 << 12)
317  #define VI6_WPF_RNDCTRL_CLMD_CLIP	(1 << 12)
318  #define VI6_WPF_RNDCTRL_CLMD_EXT	(2 << 12)
319  #define VI6_WPF_RNDCTRL_CLMD_MASK	(3 << 12)
320  
321  #define VI6_WPF_ROT_CTRL		0x1018
322  #define VI6_WPF_ROT_CTRL_LN16		BIT(17)
323  #define VI6_WPF_ROT_CTRL_LMEM_WD_MASK	(0x1fff << 0)
324  #define VI6_WPF_ROT_CTRL_LMEM_WD_SHIFT	0
325  
326  #define VI6_WPF_DSTM_STRIDE_Y		0x101c
327  #define VI6_WPF_DSTM_STRIDE_C		0x1020
328  #define VI6_WPF_DSTM_ADDR_Y		0x1024
329  #define VI6_WPF_DSTM_ADDR_C0		0x1028
330  #define VI6_WPF_DSTM_ADDR_C1		0x102c
331  
332  #define VI6_WPF_WRBCK_CTRL(n)		(0x1034 + (n) * 0x100)
333  #define VI6_WPF_WRBCK_CTRL_WBMD		BIT(0)
334  
335  /* -----------------------------------------------------------------------------
336   * UIF Control Registers
337   */
338  
339  #define VI6_UIF_OFFSET			0x100
340  
341  #define VI6_UIF_DISCOM_DOCMCR		0x1c00
342  #define VI6_UIF_DISCOM_DOCMCR_CMPRU	BIT(16)
343  #define VI6_UIF_DISCOM_DOCMCR_CMPR	BIT(0)
344  
345  #define VI6_UIF_DISCOM_DOCMSTR		0x1c04
346  #define VI6_UIF_DISCOM_DOCMSTR_CMPPRE	BIT(1)
347  #define VI6_UIF_DISCOM_DOCMSTR_CMPST	BIT(0)
348  
349  #define VI6_UIF_DISCOM_DOCMCLSTR	0x1c08
350  #define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLPRE	BIT(1)
351  #define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLST	BIT(0)
352  
353  #define VI6_UIF_DISCOM_DOCMIENR		0x1c0c
354  #define VI6_UIF_DISCOM_DOCMIENR_CMPPREIEN	BIT(1)
355  #define VI6_UIF_DISCOM_DOCMIENR_CMPIEN		BIT(0)
356  
357  #define VI6_UIF_DISCOM_DOCMMDR		0x1c10
358  #define VI6_UIF_DISCOM_DOCMMDR_INTHRH(n)	((n) << 16)
359  
360  #define VI6_UIF_DISCOM_DOCMPMR		0x1c14
361  #define VI6_UIF_DISCOM_DOCMPMR_CMPDFF(n)	((n) << 17)
362  #define VI6_UIF_DISCOM_DOCMPMR_CMPDFA(n)	((n) << 8)
363  #define VI6_UIF_DISCOM_DOCMPMR_CMPDAUF		BIT(7)
364  #define VI6_UIF_DISCOM_DOCMPMR_SEL(n)		((n) << 0)
365  
366  #define VI6_UIF_DISCOM_DOCMECRCR	0x1c18
367  #define VI6_UIF_DISCOM_DOCMCCRCR	0x1c1c
368  #define VI6_UIF_DISCOM_DOCMSPXR		0x1c20
369  #define VI6_UIF_DISCOM_DOCMSPYR		0x1c24
370  #define VI6_UIF_DISCOM_DOCMSZXR		0x1c28
371  #define VI6_UIF_DISCOM_DOCMSZYR		0x1c2c
372  
373  /* -----------------------------------------------------------------------------
374   * DPR Control Registers
375   */
376  
377  #define VI6_DPR_RPF_ROUTE(n)		(0x2000 + (n) * 4)
378  
379  #define VI6_DPR_WPF_FPORCH(n)		(0x2014 + (n) * 4)
380  #define VI6_DPR_WPF_FPORCH_FP_WPFN	(5 << 8)
381  
382  #define VI6_DPR_SRU_ROUTE		0x2024
383  #define VI6_DPR_UDS_ROUTE(n)		(0x2028 + (n) * 4)
384  #define VI6_DPR_LUT_ROUTE		0x203c
385  #define VI6_DPR_CLU_ROUTE		0x2040
386  #define VI6_DPR_HST_ROUTE		0x2044
387  #define VI6_DPR_HSI_ROUTE		0x2048
388  #define VI6_DPR_BRU_ROUTE		0x204c
389  #define VI6_DPR_ILV_BRS_ROUTE		0x2050
390  #define VI6_DPR_ROUTE_BRSSEL		BIT(28)
391  #define VI6_DPR_ROUTE_FXA_MASK		(0xff << 16)
392  #define VI6_DPR_ROUTE_FXA_SHIFT		16
393  #define VI6_DPR_ROUTE_FP_MASK		(0x3f << 8)
394  #define VI6_DPR_ROUTE_FP_SHIFT		8
395  #define VI6_DPR_ROUTE_RT_MASK		(0x3f << 0)
396  #define VI6_DPR_ROUTE_RT_SHIFT		0
397  
398  #define VI6_DPR_HGO_SMPPT		0x2054
399  #define VI6_DPR_HGT_SMPPT		0x2058
400  #define VI6_DPR_SMPPT_TGW_MASK		(7 << 8)
401  #define VI6_DPR_SMPPT_TGW_SHIFT		8
402  #define VI6_DPR_SMPPT_PT_MASK		(0x3f << 0)
403  #define VI6_DPR_SMPPT_PT_SHIFT		0
404  
405  #define VI6_DPR_UIF_ROUTE(n)		(0x2074 + (n) * 4)
406  
407  #define VI6_DPR_NODE_RPF(n)		(n)
408  #define VI6_DPR_NODE_UIF(n)		(12 + (n))
409  #define VI6_DPR_NODE_SRU		16
410  #define VI6_DPR_NODE_UDS(n)		(17 + (n))
411  #define VI6_DPR_NODE_LUT		22
412  #define VI6_DPR_NODE_BRU_IN(n)		(((n) <= 3) ? 23 + (n) : 49)
413  #define VI6_DPR_NODE_BRU_OUT		27
414  #define VI6_DPR_NODE_CLU		29
415  #define VI6_DPR_NODE_HST		30
416  #define VI6_DPR_NODE_HSI		31
417  #define VI6_DPR_NODE_BRS_IN(n)		(38 + (n))
418  #define VI6_DPR_NODE_LIF		55		/* Gen2 only */
419  #define VI6_DPR_NODE_WPF(n)		(56 + (n))
420  #define VI6_DPR_NODE_UNUSED		63
421  
422  /* -----------------------------------------------------------------------------
423   * SRU Control Registers
424   */
425  
426  #define VI6_SRU_CTRL0			0x2200
427  #define VI6_SRU_CTRL0_PARAM0_MASK	(0x1ff << 16)
428  #define VI6_SRU_CTRL0_PARAM0_SHIFT	16
429  #define VI6_SRU_CTRL0_PARAM1_MASK	(0x1f << 8)
430  #define VI6_SRU_CTRL0_PARAM1_SHIFT	8
431  #define VI6_SRU_CTRL0_MODE_UPSCALE	(4 << 4)
432  #define VI6_SRU_CTRL0_PARAM2		BIT(3)
433  #define VI6_SRU_CTRL0_PARAM3		BIT(2)
434  #define VI6_SRU_CTRL0_PARAM4		BIT(1)
435  #define VI6_SRU_CTRL0_EN		BIT(0)
436  
437  #define VI6_SRU_CTRL1			0x2204
438  #define VI6_SRU_CTRL1_PARAM5		0x7ff
439  
440  #define VI6_SRU_CTRL2			0x2208
441  #define VI6_SRU_CTRL2_PARAM6_SHIFT	16
442  #define VI6_SRU_CTRL2_PARAM7_SHIFT	8
443  #define VI6_SRU_CTRL2_PARAM8_SHIFT	0
444  
445  /* -----------------------------------------------------------------------------
446   * UDS Control Registers
447   */
448  
449  #define VI6_UDS_OFFSET			0x100
450  
451  #define VI6_UDS_CTRL			0x2300
452  #define VI6_UDS_CTRL_AMD		BIT(30)
453  #define VI6_UDS_CTRL_FMD		BIT(29)
454  #define VI6_UDS_CTRL_BLADV		BIT(28)
455  #define VI6_UDS_CTRL_AON		BIT(25)
456  #define VI6_UDS_CTRL_ATHON		BIT(24)
457  #define VI6_UDS_CTRL_BC			BIT(20)
458  #define VI6_UDS_CTRL_NE_A		BIT(19)
459  #define VI6_UDS_CTRL_NE_RCR		BIT(18)
460  #define VI6_UDS_CTRL_NE_GY		BIT(17)
461  #define VI6_UDS_CTRL_NE_BCB		BIT(16)
462  #define VI6_UDS_CTRL_AMDSLH		BIT(2)
463  #define VI6_UDS_CTRL_TDIPC		BIT(1)
464  
465  #define VI6_UDS_SCALE			0x2304
466  #define VI6_UDS_SCALE_HMANT_MASK	(0xf << 28)
467  #define VI6_UDS_SCALE_HMANT_SHIFT	28
468  #define VI6_UDS_SCALE_HFRAC_MASK	(0xfff << 16)
469  #define VI6_UDS_SCALE_HFRAC_SHIFT	16
470  #define VI6_UDS_SCALE_VMANT_MASK	(0xf << 12)
471  #define VI6_UDS_SCALE_VMANT_SHIFT	12
472  #define VI6_UDS_SCALE_VFRAC_MASK	(0xfff << 0)
473  #define VI6_UDS_SCALE_VFRAC_SHIFT	0
474  
475  #define VI6_UDS_ALPTH			0x2308
476  #define VI6_UDS_ALPTH_TH1_MASK		(0xff << 8)
477  #define VI6_UDS_ALPTH_TH1_SHIFT		8
478  #define VI6_UDS_ALPTH_TH0_MASK		(0xff << 0)
479  #define VI6_UDS_ALPTH_TH0_SHIFT		0
480  
481  #define VI6_UDS_ALPVAL			0x230c
482  #define VI6_UDS_ALPVAL_VAL2_MASK	(0xff << 16)
483  #define VI6_UDS_ALPVAL_VAL2_SHIFT	16
484  #define VI6_UDS_ALPVAL_VAL1_MASK	(0xff << 8)
485  #define VI6_UDS_ALPVAL_VAL1_SHIFT	8
486  #define VI6_UDS_ALPVAL_VAL0_MASK	(0xff << 0)
487  #define VI6_UDS_ALPVAL_VAL0_SHIFT	0
488  
489  #define VI6_UDS_PASS_BWIDTH		0x2310
490  #define VI6_UDS_PASS_BWIDTH_H_MASK	(0x7f << 16)
491  #define VI6_UDS_PASS_BWIDTH_H_SHIFT	16
492  #define VI6_UDS_PASS_BWIDTH_V_MASK	(0x7f << 0)
493  #define VI6_UDS_PASS_BWIDTH_V_SHIFT	0
494  
495  #define VI6_UDS_HPHASE			0x2314
496  #define VI6_UDS_HPHASE_HSTP_MASK	(0xfff << 16)
497  #define VI6_UDS_HPHASE_HSTP_SHIFT	16
498  #define VI6_UDS_HPHASE_HEDP_MASK	(0xfff << 0)
499  #define VI6_UDS_HPHASE_HEDP_SHIFT	0
500  
501  #define VI6_UDS_IPC			0x2318
502  #define VI6_UDS_IPC_FIELD		BIT(27)
503  #define VI6_UDS_IPC_VEDP_MASK		(0xfff << 0)
504  #define VI6_UDS_IPC_VEDP_SHIFT		0
505  
506  #define VI6_UDS_HSZCLIP			0x231c
507  #define VI6_UDS_HSZCLIP_HCEN		BIT(28)
508  #define VI6_UDS_HSZCLIP_HCL_OFST_MASK	(0xff << 16)
509  #define VI6_UDS_HSZCLIP_HCL_OFST_SHIFT	16
510  #define VI6_UDS_HSZCLIP_HCL_SIZE_MASK	(0x1fff << 0)
511  #define VI6_UDS_HSZCLIP_HCL_SIZE_SHIFT	0
512  
513  #define VI6_UDS_CLIP_SIZE		0x2324
514  #define VI6_UDS_CLIP_SIZE_HSIZE_MASK	(0x1fff << 16)
515  #define VI6_UDS_CLIP_SIZE_HSIZE_SHIFT	16
516  #define VI6_UDS_CLIP_SIZE_VSIZE_MASK	(0x1fff << 0)
517  #define VI6_UDS_CLIP_SIZE_VSIZE_SHIFT	0
518  
519  #define VI6_UDS_FILL_COLOR		0x2328
520  #define VI6_UDS_FILL_COLOR_RFILC_MASK	(0xff << 16)
521  #define VI6_UDS_FILL_COLOR_RFILC_SHIFT	16
522  #define VI6_UDS_FILL_COLOR_GFILC_MASK	(0xff << 8)
523  #define VI6_UDS_FILL_COLOR_GFILC_SHIFT	8
524  #define VI6_UDS_FILL_COLOR_BFILC_MASK	(0xff << 0)
525  #define VI6_UDS_FILL_COLOR_BFILC_SHIFT	0
526  
527  /* -----------------------------------------------------------------------------
528   * LUT Control Registers
529   */
530  
531  #define VI6_LUT_CTRL			0x2800
532  #define VI6_LUT_CTRL_EN			BIT(0)
533  
534  /* -----------------------------------------------------------------------------
535   * CLU Control Registers
536   */
537  
538  #define VI6_CLU_CTRL			0x2900
539  #define VI6_CLU_CTRL_AAI		BIT(28)
540  #define VI6_CLU_CTRL_MVS		BIT(24)
541  #define VI6_CLU_CTRL_AX1I_2D		(3 << 14)
542  #define VI6_CLU_CTRL_AX2I_2D		(1 << 12)
543  #define VI6_CLU_CTRL_OS0_2D		(3 << 8)
544  #define VI6_CLU_CTRL_OS1_2D		(1 << 6)
545  #define VI6_CLU_CTRL_OS2_2D		(3 << 4)
546  #define VI6_CLU_CTRL_M2D		BIT(1)
547  #define VI6_CLU_CTRL_EN			BIT(0)
548  
549  /* -----------------------------------------------------------------------------
550   * HST Control Registers
551   */
552  
553  #define VI6_HST_CTRL			0x2a00
554  #define VI6_HST_CTRL_EN			BIT(0)
555  
556  /* -----------------------------------------------------------------------------
557   * HSI Control Registers
558   */
559  
560  #define VI6_HSI_CTRL			0x2b00
561  #define VI6_HSI_CTRL_EN			BIT(0)
562  
563  /* -----------------------------------------------------------------------------
564   * BRS and BRU Control Registers
565   */
566  
567  #define VI6_ROP_NOP			0
568  #define VI6_ROP_AND			1
569  #define VI6_ROP_AND_REV			2
570  #define VI6_ROP_COPY			3
571  #define VI6_ROP_AND_INV			4
572  #define VI6_ROP_CLEAR			5
573  #define VI6_ROP_XOR			6
574  #define VI6_ROP_OR			7
575  #define VI6_ROP_NOR			8
576  #define VI6_ROP_EQUIV			9
577  #define VI6_ROP_INVERT			10
578  #define VI6_ROP_OR_REV			11
579  #define VI6_ROP_COPY_INV		12
580  #define VI6_ROP_OR_INV			13
581  #define VI6_ROP_NAND			14
582  #define VI6_ROP_SET			15
583  
584  #define VI6_BRU_BASE			0x2c00
585  #define VI6_BRS_BASE			0x3900
586  
587  #define VI6_BRU_INCTRL			0x0000
588  #define VI6_BRU_INCTRL_NRM		BIT(28)
589  #define VI6_BRU_INCTRL_DnON		(1 << (16 + (n)))
590  #define VI6_BRU_INCTRL_DITHn_OFF	(0 << ((n) * 4))
591  #define VI6_BRU_INCTRL_DITHn_18BPP	(1 << ((n) * 4))
592  #define VI6_BRU_INCTRL_DITHn_16BPP	(2 << ((n) * 4))
593  #define VI6_BRU_INCTRL_DITHn_15BPP	(3 << ((n) * 4))
594  #define VI6_BRU_INCTRL_DITHn_12BPP	(4 << ((n) * 4))
595  #define VI6_BRU_INCTRL_DITHn_8BPP	(5 << ((n) * 4))
596  #define VI6_BRU_INCTRL_DITHn_MASK	(7 << ((n) * 4))
597  #define VI6_BRU_INCTRL_DITHn_SHIFT	((n) * 4)
598  
599  #define VI6_BRU_VIRRPF_SIZE		0x0004
600  #define VI6_BRU_VIRRPF_SIZE_HSIZE_MASK	(0x1fff << 16)
601  #define VI6_BRU_VIRRPF_SIZE_HSIZE_SHIFT	16
602  #define VI6_BRU_VIRRPF_SIZE_VSIZE_MASK	(0x1fff << 0)
603  #define VI6_BRU_VIRRPF_SIZE_VSIZE_SHIFT	0
604  
605  #define VI6_BRU_VIRRPF_LOC		0x0008
606  #define VI6_BRU_VIRRPF_LOC_HCOORD_MASK	(0x1fff << 16)
607  #define VI6_BRU_VIRRPF_LOC_HCOORD_SHIFT	16
608  #define VI6_BRU_VIRRPF_LOC_VCOORD_MASK	(0x1fff << 0)
609  #define VI6_BRU_VIRRPF_LOC_VCOORD_SHIFT	0
610  
611  #define VI6_BRU_VIRRPF_COL		0x000c
612  #define VI6_BRU_VIRRPF_COL_A_MASK	(0xff << 24)
613  #define VI6_BRU_VIRRPF_COL_A_SHIFT	24
614  #define VI6_BRU_VIRRPF_COL_RCR_MASK	(0xff << 16)
615  #define VI6_BRU_VIRRPF_COL_RCR_SHIFT	16
616  #define VI6_BRU_VIRRPF_COL_GY_MASK	(0xff << 8)
617  #define VI6_BRU_VIRRPF_COL_GY_SHIFT	8
618  #define VI6_BRU_VIRRPF_COL_BCB_MASK	(0xff << 0)
619  #define VI6_BRU_VIRRPF_COL_BCB_SHIFT	0
620  
621  #define VI6_BRU_CTRL(n)			(0x0010 + (n) * 8 + ((n) <= 3 ? 0 : 4))
622  #define VI6_BRU_CTRL_RBC		BIT(31)
623  #define VI6_BRU_CTRL_DSTSEL_BRUIN(n)	(((n) <= 3 ? (n) : (n)+1) << 20)
624  #define VI6_BRU_CTRL_DSTSEL_VRPF	(4 << 20)
625  #define VI6_BRU_CTRL_DSTSEL_MASK	(7 << 20)
626  #define VI6_BRU_CTRL_SRCSEL_BRUIN(n)	(((n) <= 3 ? (n) : (n)+1) << 16)
627  #define VI6_BRU_CTRL_SRCSEL_VRPF	(4 << 16)
628  #define VI6_BRU_CTRL_SRCSEL_MASK	(7 << 16)
629  #define VI6_BRU_CTRL_CROP(rop)		((rop) << 4)
630  #define VI6_BRU_CTRL_CROP_MASK		(0xf << 4)
631  #define VI6_BRU_CTRL_AROP(rop)		((rop) << 0)
632  #define VI6_BRU_CTRL_AROP_MASK		(0xf << 0)
633  
634  #define VI6_BRU_BLD(n)			(0x0014 + (n) * 8 + ((n) <= 3 ? 0 : 4))
635  #define VI6_BRU_BLD_CBES		BIT(31)
636  #define VI6_BRU_BLD_CCMDX_DST_A		(0 << 28)
637  #define VI6_BRU_BLD_CCMDX_255_DST_A	(1 << 28)
638  #define VI6_BRU_BLD_CCMDX_SRC_A		(2 << 28)
639  #define VI6_BRU_BLD_CCMDX_255_SRC_A	(3 << 28)
640  #define VI6_BRU_BLD_CCMDX_COEFX		(4 << 28)
641  #define VI6_BRU_BLD_CCMDX_MASK		(7 << 28)
642  #define VI6_BRU_BLD_CCMDY_DST_A		(0 << 24)
643  #define VI6_BRU_BLD_CCMDY_255_DST_A	(1 << 24)
644  #define VI6_BRU_BLD_CCMDY_SRC_A		(2 << 24)
645  #define VI6_BRU_BLD_CCMDY_255_SRC_A	(3 << 24)
646  #define VI6_BRU_BLD_CCMDY_COEFY		(4 << 24)
647  #define VI6_BRU_BLD_CCMDY_MASK		(7 << 24)
648  #define VI6_BRU_BLD_CCMDY_SHIFT		24
649  #define VI6_BRU_BLD_ABES		BIT(23)
650  #define VI6_BRU_BLD_ACMDX_DST_A		(0 << 20)
651  #define VI6_BRU_BLD_ACMDX_255_DST_A	(1 << 20)
652  #define VI6_BRU_BLD_ACMDX_SRC_A		(2 << 20)
653  #define VI6_BRU_BLD_ACMDX_255_SRC_A	(3 << 20)
654  #define VI6_BRU_BLD_ACMDX_COEFX		(4 << 20)
655  #define VI6_BRU_BLD_ACMDX_MASK		(7 << 20)
656  #define VI6_BRU_BLD_ACMDY_DST_A		(0 << 16)
657  #define VI6_BRU_BLD_ACMDY_255_DST_A	(1 << 16)
658  #define VI6_BRU_BLD_ACMDY_SRC_A		(2 << 16)
659  #define VI6_BRU_BLD_ACMDY_255_SRC_A	(3 << 16)
660  #define VI6_BRU_BLD_ACMDY_COEFY		(4 << 16)
661  #define VI6_BRU_BLD_ACMDY_MASK		(7 << 16)
662  #define VI6_BRU_BLD_COEFX_MASK		(0xff << 8)
663  #define VI6_BRU_BLD_COEFX_SHIFT		8
664  #define VI6_BRU_BLD_COEFY_MASK		(0xff << 0)
665  #define VI6_BRU_BLD_COEFY_SHIFT		0
666  
667  #define VI6_BRU_ROP			0x0030	/* Only available on BRU */
668  #define VI6_BRU_ROP_DSTSEL_BRUIN(n)	(((n) <= 3 ? (n) : (n)+1) << 20)
669  #define VI6_BRU_ROP_DSTSEL_VRPF		(4 << 20)
670  #define VI6_BRU_ROP_DSTSEL_MASK		(7 << 20)
671  #define VI6_BRU_ROP_CROP(rop)		((rop) << 4)
672  #define VI6_BRU_ROP_CROP_MASK		(0xf << 4)
673  #define VI6_BRU_ROP_AROP(rop)		((rop) << 0)
674  #define VI6_BRU_ROP_AROP_MASK		(0xf << 0)
675  
676  /* -----------------------------------------------------------------------------
677   * HGO Control Registers
678   */
679  
680  #define VI6_HGO_OFFSET			0x3000
681  #define VI6_HGO_OFFSET_HOFFSET_SHIFT	16
682  #define VI6_HGO_OFFSET_VOFFSET_SHIFT	0
683  #define VI6_HGO_SIZE			0x3004
684  #define VI6_HGO_SIZE_HSIZE_SHIFT	16
685  #define VI6_HGO_SIZE_VSIZE_SHIFT	0
686  #define VI6_HGO_MODE			0x3008
687  #define VI6_HGO_MODE_STEP		BIT(10)
688  #define VI6_HGO_MODE_MAXRGB		BIT(7)
689  #define VI6_HGO_MODE_OFSB_R		BIT(6)
690  #define VI6_HGO_MODE_OFSB_G		BIT(5)
691  #define VI6_HGO_MODE_OFSB_B		BIT(4)
692  #define VI6_HGO_MODE_HRATIO_SHIFT	2
693  #define VI6_HGO_MODE_VRATIO_SHIFT	0
694  #define VI6_HGO_LB_TH			0x300c
695  #define VI6_HGO_LBn_H(n)		(0x3010 + (n) * 8)
696  #define VI6_HGO_LBn_V(n)		(0x3014 + (n) * 8)
697  #define VI6_HGO_R_HISTO(n)		(0x3030 + (n) * 4)
698  #define VI6_HGO_R_MAXMIN		0x3130
699  #define VI6_HGO_R_SUM			0x3134
700  #define VI6_HGO_R_LB_DET		0x3138
701  #define VI6_HGO_G_HISTO(n)		(0x3140 + (n) * 4)
702  #define VI6_HGO_G_MAXMIN		0x3240
703  #define VI6_HGO_G_SUM			0x3244
704  #define VI6_HGO_G_LB_DET		0x3248
705  #define VI6_HGO_B_HISTO(n)		(0x3250 + (n) * 4)
706  #define VI6_HGO_B_MAXMIN		0x3350
707  #define VI6_HGO_B_SUM			0x3354
708  #define VI6_HGO_B_LB_DET		0x3358
709  #define VI6_HGO_EXT_HIST_ADDR		0x335c
710  #define VI6_HGO_EXT_HIST_DATA		0x3360
711  #define VI6_HGO_REGRST			0x33fc
712  #define VI6_HGO_REGRST_RCLEA		BIT(0)
713  
714  /* -----------------------------------------------------------------------------
715   * HGT Control Registers
716   */
717  
718  #define VI6_HGT_OFFSET			0x3400
719  #define VI6_HGT_OFFSET_HOFFSET_SHIFT	16
720  #define VI6_HGT_OFFSET_VOFFSET_SHIFT	0
721  #define VI6_HGT_SIZE			0x3404
722  #define VI6_HGT_SIZE_HSIZE_SHIFT	16
723  #define VI6_HGT_SIZE_VSIZE_SHIFT	0
724  #define VI6_HGT_MODE			0x3408
725  #define VI6_HGT_MODE_HRATIO_SHIFT	2
726  #define VI6_HGT_MODE_VRATIO_SHIFT	0
727  #define VI6_HGT_HUE_AREA(n)		(0x340c + (n) * 4)
728  #define VI6_HGT_HUE_AREA_LOWER_SHIFT	16
729  #define VI6_HGT_HUE_AREA_UPPER_SHIFT	0
730  #define VI6_HGT_LB_TH			0x3424
731  #define VI6_HGT_LBn_H(n)		(0x3428 + (n) * 8)
732  #define VI6_HGT_LBn_V(n)		(0x342c + (n) * 8)
733  #define VI6_HGT_HISTO(m, n)		(0x3450 + (m) * 128 + (n) * 4)
734  #define VI6_HGT_MAXMIN			0x3750
735  #define VI6_HGT_SUM			0x3754
736  #define VI6_HGT_LB_DET			0x3758
737  #define VI6_HGT_REGRST			0x37fc
738  #define VI6_HGT_REGRST_RCLEA		BIT(0)
739  
740  /* -----------------------------------------------------------------------------
741   * LIF Control Registers
742   */
743  
744  #define VI6_LIF_OFFSET			(-0x100)
745  
746  #define VI6_LIF_CTRL			0x3b00
747  #define VI6_LIF_CTRL_OBTH_MASK		(0x7ff << 16)
748  #define VI6_LIF_CTRL_OBTH_SHIFT		16
749  #define VI6_LIF_CTRL_CFMT		BIT(4)
750  #define VI6_LIF_CTRL_REQSEL		BIT(1)
751  #define VI6_LIF_CTRL_LIF_EN		BIT(0)
752  
753  #define VI6_LIF_CSBTH			0x3b04
754  #define VI6_LIF_CSBTH_HBTH_MASK		(0x7ff << 16)
755  #define VI6_LIF_CSBTH_HBTH_SHIFT	16
756  #define VI6_LIF_CSBTH_LBTH_MASK		(0x7ff << 0)
757  #define VI6_LIF_CSBTH_LBTH_SHIFT	0
758  
759  #define VI6_LIF_LBA			0x3b0c
760  #define VI6_LIF_LBA_LBA0		BIT(31)
761  #define VI6_LIF_LBA_LBA1_MASK		(0xfff << 16)
762  #define VI6_LIF_LBA_LBA1_SHIFT		16
763  
764  /* -----------------------------------------------------------------------------
765   * Security Control Registers
766   */
767  
768  #define VI6_SECURITY_CTRL0		0x3d00
769  #define VI6_SECURITY_CTRL1		0x3d04
770  
771  /* -----------------------------------------------------------------------------
772   * IP Version Registers
773   */
774  
775  #define VI6_IP_VERSION			0x3f00
776  #define VI6_IP_VERSION_MASK		(0xffff << 0)
777  #define VI6_IP_VERSION_MODEL_MASK	(0xff << 8)
778  #define VI6_IP_VERSION_MODEL_VSPS_H2	(0x09 << 8)
779  #define VI6_IP_VERSION_MODEL_VSPR_H2	(0x0a << 8)
780  #define VI6_IP_VERSION_MODEL_VSPD_GEN2	(0x0b << 8)
781  #define VI6_IP_VERSION_MODEL_VSPS_M2	(0x0c << 8)
782  #define VI6_IP_VERSION_MODEL_VSPS_V2H	(0x12 << 8)
783  #define VI6_IP_VERSION_MODEL_VSPD_V2H	(0x13 << 8)
784  #define VI6_IP_VERSION_MODEL_VSPI_GEN3	(0x14 << 8)
785  #define VI6_IP_VERSION_MODEL_VSPBD_GEN3	(0x15 << 8)
786  #define VI6_IP_VERSION_MODEL_VSPBC_GEN3	(0x16 << 8)
787  #define VI6_IP_VERSION_MODEL_VSPD_GEN3	(0x17 << 8)
788  #define VI6_IP_VERSION_MODEL_VSPD_V3	(0x18 << 8)
789  #define VI6_IP_VERSION_MODEL_VSPDL_GEN3	(0x19 << 8)
790  #define VI6_IP_VERSION_MODEL_VSPBS_GEN3	(0x1a << 8)
791  #define VI6_IP_VERSION_MODEL_VSPD_GEN4	(0x1c << 8)
792  /* RZ/G2L SoCs have no version register, So use 0x80 as the model version */
793  #define VI6_IP_VERSION_MODEL_VSPD_RZG2L	(0x80 << 8)
794  
795  #define VI6_IP_VERSION_SOC_MASK		(0xff << 0)
796  #define VI6_IP_VERSION_SOC_H2		(0x01 << 0)
797  #define VI6_IP_VERSION_SOC_V2H		(0x01 << 0)
798  #define VI6_IP_VERSION_SOC_V3M		(0x01 << 0)
799  #define VI6_IP_VERSION_SOC_M2		(0x02 << 0)
800  #define VI6_IP_VERSION_SOC_M3W		(0x02 << 0)
801  #define VI6_IP_VERSION_SOC_V3H		(0x02 << 0)
802  #define VI6_IP_VERSION_SOC_H3		(0x03 << 0)
803  #define VI6_IP_VERSION_SOC_D3		(0x04 << 0)
804  #define VI6_IP_VERSION_SOC_M3N		(0x04 << 0)
805  #define VI6_IP_VERSION_SOC_E3		(0x04 << 0)
806  #define VI6_IP_VERSION_SOC_V3U		(0x05 << 0)
807  #define VI6_IP_VERSION_SOC_V4H		(0x06 << 0)
808  /* RZ/G2L SoCs have no version register, So use 0x80 for SoC Identification */
809  #define VI6_IP_VERSION_SOC_RZG2L	(0x80 << 0)
810  
811  #define VI6_IP_VERSION_VSP_SW		(0xfffe << 16) /* SW VSP version */
812  
813  /* -----------------------------------------------------------------------------
814   * RPF CLUT Registers
815   */
816  
817  #define VI6_CLUT_TABLE			0x4000
818  
819  /* -----------------------------------------------------------------------------
820   * 1D LUT Registers
821   */
822  
823  #define VI6_LUT_TABLE			0x7000
824  
825  /* -----------------------------------------------------------------------------
826   * 3D LUT Registers
827   */
828  
829  #define VI6_CLU_ADDR			0x7400
830  #define VI6_CLU_DATA			0x7404
831  
832  /* -----------------------------------------------------------------------------
833   * Formats
834   */
835  
836  #define VI6_FMT_RGB_332			0x00
837  #define VI6_FMT_XRGB_4444		0x01
838  #define VI6_FMT_RGBX_4444		0x02
839  #define VI6_FMT_XRGB_1555		0x04
840  #define VI6_FMT_RGBX_5551		0x05
841  #define VI6_FMT_RGB_565			0x06
842  #define VI6_FMT_AXRGB_86666		0x07
843  #define VI6_FMT_RGBXA_66668		0x08
844  #define VI6_FMT_XRGBA_66668		0x09
845  #define VI6_FMT_ARGBX_86666		0x0a
846  #define VI6_FMT_AXRXGXB_8262626		0x0b
847  #define VI6_FMT_XRXGXBA_2626268		0x0c
848  #define VI6_FMT_ARXGXBX_8626262		0x0d
849  #define VI6_FMT_RXGXBXA_6262628		0x0e
850  #define VI6_FMT_XRGB_6666		0x0f
851  #define VI6_FMT_RGBX_6666		0x10
852  #define VI6_FMT_XRXGXB_262626		0x11
853  #define VI6_FMT_RXGXBX_626262		0x12
854  #define VI6_FMT_ARGB_8888		0x13
855  #define VI6_FMT_RGBA_8888		0x14
856  #define VI6_FMT_RGB_888			0x15
857  #define VI6_FMT_XRGXGB_763763		0x16
858  #define VI6_FMT_XXRGB_86666		0x17
859  #define VI6_FMT_BGR_888			0x18
860  #define VI6_FMT_ARGB_4444		0x19
861  #define VI6_FMT_RGBA_4444		0x1a
862  #define VI6_FMT_ARGB_1555		0x1b
863  #define VI6_FMT_RGBA_5551		0x1c
864  #define VI6_FMT_ABGR_4444		0x1d
865  #define VI6_FMT_BGRA_4444		0x1e
866  #define VI6_FMT_ABGR_1555		0x1f
867  #define VI6_FMT_BGRA_5551		0x20
868  #define VI6_FMT_XBXGXR_262626		0x21
869  #define VI6_FMT_ABGR_8888		0x22
870  #define VI6_FMT_XXRGB_88565		0x23
871  #define VI6_FMT_RGB10_RGB10A2_A2RGB10	0x30
872  
873  #define VI6_FMT_Y_UV_444		0x40
874  #define VI6_FMT_Y_UV_422		0x41
875  #define VI6_FMT_Y_UV_420		0x42
876  #define VI6_FMT_YUV_444			0x46
877  #define VI6_FMT_YUYV_422		0x47
878  #define VI6_FMT_YYUV_422		0x48
879  #define VI6_FMT_YUV_420			0x49
880  #define VI6_FMT_Y_U_V_444		0x4a
881  #define VI6_FMT_Y_U_V_422		0x4b
882  #define VI6_FMT_Y_U_V_420		0x4c
883  
884  #endif /* __VSP1_REGS_H__ */
885