1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * ispccp2.c
4 *
5 * TI OMAP3 ISP - CCP2 module
6 *
7 * Copyright (C) 2010 Nokia Corporation
8 * Copyright (C) 2010 Texas Instruments, Inc.
9 *
10 * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
11 * Sakari Ailus <sakari.ailus@iki.fi>
12 */
13
14 #include <linux/delay.h>
15 #include <linux/device.h>
16 #include <linux/mm.h>
17 #include <linux/module.h>
18 #include <linux/mutex.h>
19 #include <linux/uaccess.h>
20 #include <linux/regulator/consumer.h>
21
22 #include "isp.h"
23 #include "ispreg.h"
24 #include "ispccp2.h"
25
26 /* Number of LCX channels */
27 #define CCP2_LCx_CHANS_NUM 3
28 /* Max/Min size for CCP2 video port */
29 #define ISPCCP2_DAT_START_MIN 0
30 #define ISPCCP2_DAT_START_MAX 4095
31 #define ISPCCP2_DAT_SIZE_MIN 0
32 #define ISPCCP2_DAT_SIZE_MAX 4095
33 #define ISPCCP2_VPCLK_FRACDIV 65536
34 #define ISPCCP2_LCx_CTRL_FORMAT_RAW8_DPCM10_VP 0x12
35 #define ISPCCP2_LCx_CTRL_FORMAT_RAW10_VP 0x16
36 /* Max/Min size for CCP2 memory channel */
37 #define ISPCCP2_LCM_HSIZE_COUNT_MIN 16
38 #define ISPCCP2_LCM_HSIZE_COUNT_MAX 8191
39 #define ISPCCP2_LCM_HSIZE_SKIP_MIN 0
40 #define ISPCCP2_LCM_HSIZE_SKIP_MAX 8191
41 #define ISPCCP2_LCM_VSIZE_MIN 1
42 #define ISPCCP2_LCM_VSIZE_MAX 8191
43 #define ISPCCP2_LCM_HWORDS_MIN 1
44 #define ISPCCP2_LCM_HWORDS_MAX 4095
45 #define ISPCCP2_LCM_CTRL_BURST_SIZE_32X 5
46 #define ISPCCP2_LCM_CTRL_READ_THROTTLE_FULL 0
47 #define ISPCCP2_LCM_CTRL_SRC_DECOMPR_DPCM10 2
48 #define ISPCCP2_LCM_CTRL_SRC_FORMAT_RAW8 2
49 #define ISPCCP2_LCM_CTRL_SRC_FORMAT_RAW10 3
50 #define ISPCCP2_LCM_CTRL_DST_FORMAT_RAW10 3
51 #define ISPCCP2_LCM_CTRL_DST_PORT_VP 0
52 #define ISPCCP2_LCM_CTRL_DST_PORT_MEM 1
53
54 /* Set only the required bits */
55 #define BIT_SET(var, shift, mask, val) \
56 do { \
57 var = ((var) & ~((mask) << (shift))) \
58 | ((val) << (shift)); \
59 } while (0)
60
61 /*
62 * ccp2_print_status - Print current CCP2 module register values.
63 */
64 #define CCP2_PRINT_REGISTER(isp, name)\
65 dev_dbg(isp->dev, "###CCP2 " #name "=0x%08x\n", \
66 isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_##name))
67
ccp2_print_status(struct isp_ccp2_device * ccp2)68 static void ccp2_print_status(struct isp_ccp2_device *ccp2)
69 {
70 struct isp_device *isp = to_isp_device(ccp2);
71
72 dev_dbg(isp->dev, "-------------CCP2 Register dump-------------\n");
73
74 CCP2_PRINT_REGISTER(isp, SYSCONFIG);
75 CCP2_PRINT_REGISTER(isp, SYSSTATUS);
76 CCP2_PRINT_REGISTER(isp, LC01_IRQENABLE);
77 CCP2_PRINT_REGISTER(isp, LC01_IRQSTATUS);
78 CCP2_PRINT_REGISTER(isp, LC23_IRQENABLE);
79 CCP2_PRINT_REGISTER(isp, LC23_IRQSTATUS);
80 CCP2_PRINT_REGISTER(isp, LCM_IRQENABLE);
81 CCP2_PRINT_REGISTER(isp, LCM_IRQSTATUS);
82 CCP2_PRINT_REGISTER(isp, CTRL);
83 CCP2_PRINT_REGISTER(isp, LCx_CTRL(0));
84 CCP2_PRINT_REGISTER(isp, LCx_CODE(0));
85 CCP2_PRINT_REGISTER(isp, LCx_STAT_START(0));
86 CCP2_PRINT_REGISTER(isp, LCx_STAT_SIZE(0));
87 CCP2_PRINT_REGISTER(isp, LCx_SOF_ADDR(0));
88 CCP2_PRINT_REGISTER(isp, LCx_EOF_ADDR(0));
89 CCP2_PRINT_REGISTER(isp, LCx_DAT_START(0));
90 CCP2_PRINT_REGISTER(isp, LCx_DAT_SIZE(0));
91 CCP2_PRINT_REGISTER(isp, LCx_DAT_PING_ADDR(0));
92 CCP2_PRINT_REGISTER(isp, LCx_DAT_PONG_ADDR(0));
93 CCP2_PRINT_REGISTER(isp, LCx_DAT_OFST(0));
94 CCP2_PRINT_REGISTER(isp, LCM_CTRL);
95 CCP2_PRINT_REGISTER(isp, LCM_VSIZE);
96 CCP2_PRINT_REGISTER(isp, LCM_HSIZE);
97 CCP2_PRINT_REGISTER(isp, LCM_PREFETCH);
98 CCP2_PRINT_REGISTER(isp, LCM_SRC_ADDR);
99 CCP2_PRINT_REGISTER(isp, LCM_SRC_OFST);
100 CCP2_PRINT_REGISTER(isp, LCM_DST_ADDR);
101 CCP2_PRINT_REGISTER(isp, LCM_DST_OFST);
102
103 dev_dbg(isp->dev, "--------------------------------------------\n");
104 }
105
106 /*
107 * ccp2_reset - Reset the CCP2
108 * @ccp2: pointer to ISP CCP2 device
109 */
ccp2_reset(struct isp_ccp2_device * ccp2)110 static void ccp2_reset(struct isp_ccp2_device *ccp2)
111 {
112 struct isp_device *isp = to_isp_device(ccp2);
113 int i = 0;
114
115 /* Reset the CSI1/CCP2B and wait for reset to complete */
116 isp_reg_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_SYSCONFIG,
117 ISPCCP2_SYSCONFIG_SOFT_RESET);
118 while (!(isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_SYSSTATUS) &
119 ISPCCP2_SYSSTATUS_RESET_DONE)) {
120 udelay(10);
121 if (i++ > 10) { /* try read 10 times */
122 dev_warn(isp->dev,
123 "omap3_isp: timeout waiting for ccp2 reset\n");
124 break;
125 }
126 }
127 }
128
129 /*
130 * ccp2_pwr_cfg - Configure the power mode settings
131 * @ccp2: pointer to ISP CCP2 device
132 */
ccp2_pwr_cfg(struct isp_ccp2_device * ccp2)133 static void ccp2_pwr_cfg(struct isp_ccp2_device *ccp2)
134 {
135 struct isp_device *isp = to_isp_device(ccp2);
136
137 isp_reg_writel(isp, ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SMART |
138 ((isp->revision == ISP_REVISION_15_0 && isp->autoidle) ?
139 ISPCCP2_SYSCONFIG_AUTO_IDLE : 0),
140 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_SYSCONFIG);
141 }
142
143 /*
144 * ccp2_if_enable - Enable CCP2 interface.
145 * @ccp2: pointer to ISP CCP2 device
146 * @enable: enable/disable flag
147 */
ccp2_if_enable(struct isp_ccp2_device * ccp2,u8 enable)148 static int ccp2_if_enable(struct isp_ccp2_device *ccp2, u8 enable)
149 {
150 struct isp_device *isp = to_isp_device(ccp2);
151 int ret;
152 int i;
153
154 if (enable && ccp2->vdds_csib) {
155 ret = regulator_enable(ccp2->vdds_csib);
156 if (ret < 0)
157 return ret;
158 }
159
160 /* Enable/Disable all the LCx channels */
161 for (i = 0; i < CCP2_LCx_CHANS_NUM; i++)
162 isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCx_CTRL(i),
163 ISPCCP2_LCx_CTRL_CHAN_EN,
164 enable ? ISPCCP2_LCx_CTRL_CHAN_EN : 0);
165
166 /* Enable/Disable ccp2 interface in ccp2 mode */
167 isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL,
168 ISPCCP2_CTRL_MODE | ISPCCP2_CTRL_IF_EN,
169 enable ? (ISPCCP2_CTRL_MODE | ISPCCP2_CTRL_IF_EN) : 0);
170
171 if (!enable && ccp2->vdds_csib)
172 regulator_disable(ccp2->vdds_csib);
173
174 return 0;
175 }
176
177 /*
178 * ccp2_mem_enable - Enable CCP2 memory interface.
179 * @ccp2: pointer to ISP CCP2 device
180 * @enable: enable/disable flag
181 */
ccp2_mem_enable(struct isp_ccp2_device * ccp2,u8 enable)182 static void ccp2_mem_enable(struct isp_ccp2_device *ccp2, u8 enable)
183 {
184 struct isp_device *isp = to_isp_device(ccp2);
185
186 if (enable)
187 ccp2_if_enable(ccp2, 0);
188
189 /* Enable/Disable ccp2 interface in ccp2 mode */
190 isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL,
191 ISPCCP2_CTRL_MODE, enable ? ISPCCP2_CTRL_MODE : 0);
192
193 isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_CTRL,
194 ISPCCP2_LCM_CTRL_CHAN_EN,
195 enable ? ISPCCP2_LCM_CTRL_CHAN_EN : 0);
196 }
197
198 /*
199 * ccp2_phyif_config - Initialize CCP2 phy interface config
200 * @ccp2: Pointer to ISP CCP2 device
201 * @buscfg: CCP2 platform data
202 *
203 * Configure the CCP2 physical interface module from platform data.
204 *
205 * Returns -EIO if strobe is chosen in CSI1 mode, or 0 on success.
206 */
ccp2_phyif_config(struct isp_ccp2_device * ccp2,const struct isp_ccp2_cfg * buscfg)207 static int ccp2_phyif_config(struct isp_ccp2_device *ccp2,
208 const struct isp_ccp2_cfg *buscfg)
209 {
210 struct isp_device *isp = to_isp_device(ccp2);
211 u32 val;
212
213 val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL) |
214 ISPCCP2_CTRL_MODE;
215 /* Data/strobe physical layer */
216 BIT_SET(val, ISPCCP2_CTRL_PHY_SEL_SHIFT, ISPCCP2_CTRL_PHY_SEL_MASK,
217 buscfg->phy_layer);
218 BIT_SET(val, ISPCCP2_CTRL_IO_OUT_SEL_SHIFT,
219 ISPCCP2_CTRL_IO_OUT_SEL_MASK, buscfg->ccp2_mode);
220 BIT_SET(val, ISPCCP2_CTRL_INV_SHIFT, ISPCCP2_CTRL_INV_MASK,
221 buscfg->strobe_clk_pol);
222 BIT_SET(val, ISPCCP2_CTRL_VP_CLK_POL_SHIFT,
223 ISPCCP2_CTRL_VP_CLK_POL_MASK, buscfg->vp_clk_pol);
224 isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL);
225
226 val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL);
227 if (!(val & ISPCCP2_CTRL_MODE)) {
228 if (buscfg->ccp2_mode == ISP_CCP2_MODE_CCP2)
229 dev_warn(isp->dev, "OMAP3 CCP2 bus not available\n");
230 if (buscfg->phy_layer == ISP_CCP2_PHY_DATA_STROBE)
231 /* Strobe mode requires CCP2 */
232 return -EIO;
233 }
234
235 return 0;
236 }
237
238 /*
239 * ccp2_vp_config - Initialize CCP2 video port interface.
240 * @ccp2: Pointer to ISP CCP2 device
241 * @vpclk_div: Video port divisor
242 *
243 * Configure the CCP2 video port with the given clock divisor. The valid divisor
244 * values depend on the ISP revision:
245 *
246 * - revision 1.0 and 2.0 1 to 4
247 * - revision 15.0 1 to 65536
248 *
249 * The exact divisor value used might differ from the requested value, as ISP
250 * revision 15.0 represent the divisor by 65536 divided by an integer.
251 */
ccp2_vp_config(struct isp_ccp2_device * ccp2,unsigned int vpclk_div)252 static void ccp2_vp_config(struct isp_ccp2_device *ccp2,
253 unsigned int vpclk_div)
254 {
255 struct isp_device *isp = to_isp_device(ccp2);
256 u32 val;
257
258 /* ISPCCP2_CTRL Video port */
259 val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL);
260 val |= ISPCCP2_CTRL_VP_ONLY_EN; /* Disable the memory write port */
261
262 if (isp->revision == ISP_REVISION_15_0) {
263 vpclk_div = clamp_t(unsigned int, vpclk_div, 1, 65536);
264 vpclk_div = min(ISPCCP2_VPCLK_FRACDIV / vpclk_div, 65535U);
265 BIT_SET(val, ISPCCP2_CTRL_VPCLK_DIV_SHIFT,
266 ISPCCP2_CTRL_VPCLK_DIV_MASK, vpclk_div);
267 } else {
268 vpclk_div = clamp_t(unsigned int, vpclk_div, 1, 4);
269 BIT_SET(val, ISPCCP2_CTRL_VP_OUT_CTRL_SHIFT,
270 ISPCCP2_CTRL_VP_OUT_CTRL_MASK, vpclk_div - 1);
271 }
272
273 isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL);
274 }
275
276 /*
277 * ccp2_lcx_config - Initialize CCP2 logical channel interface.
278 * @ccp2: Pointer to ISP CCP2 device
279 * @config: Pointer to ISP LCx config structure.
280 *
281 * This will analyze the parameters passed by the interface config
282 * and configure CSI1/CCP2 logical channel
283 *
284 */
ccp2_lcx_config(struct isp_ccp2_device * ccp2,struct isp_interface_lcx_config * config)285 static void ccp2_lcx_config(struct isp_ccp2_device *ccp2,
286 struct isp_interface_lcx_config *config)
287 {
288 struct isp_device *isp = to_isp_device(ccp2);
289 u32 val, format;
290
291 switch (config->format) {
292 case MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8:
293 format = ISPCCP2_LCx_CTRL_FORMAT_RAW8_DPCM10_VP;
294 break;
295 case MEDIA_BUS_FMT_SGRBG10_1X10:
296 default:
297 format = ISPCCP2_LCx_CTRL_FORMAT_RAW10_VP; /* RAW10+VP */
298 break;
299 }
300 /* ISPCCP2_LCx_CTRL logical channel #0 */
301 val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCx_CTRL(0))
302 | (ISPCCP2_LCx_CTRL_REGION_EN); /* Region */
303
304 if (isp->revision == ISP_REVISION_15_0) {
305 /* CRC */
306 BIT_SET(val, ISPCCP2_LCx_CTRL_CRC_SHIFT_15_0,
307 ISPCCP2_LCx_CTRL_CRC_MASK,
308 config->crc);
309 /* Format = RAW10+VP or RAW8+DPCM10+VP*/
310 BIT_SET(val, ISPCCP2_LCx_CTRL_FORMAT_SHIFT_15_0,
311 ISPCCP2_LCx_CTRL_FORMAT_MASK_15_0, format);
312 } else {
313 BIT_SET(val, ISPCCP2_LCx_CTRL_CRC_SHIFT,
314 ISPCCP2_LCx_CTRL_CRC_MASK,
315 config->crc);
316
317 BIT_SET(val, ISPCCP2_LCx_CTRL_FORMAT_SHIFT,
318 ISPCCP2_LCx_CTRL_FORMAT_MASK, format);
319 }
320 isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCx_CTRL(0));
321
322 /* ISPCCP2_DAT_START for logical channel #0 */
323 isp_reg_writel(isp, config->data_start << ISPCCP2_LCx_DAT_SHIFT,
324 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCx_DAT_START(0));
325
326 /* ISPCCP2_DAT_SIZE for logical channel #0 */
327 isp_reg_writel(isp, config->data_size << ISPCCP2_LCx_DAT_SHIFT,
328 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCx_DAT_SIZE(0));
329
330 /* Enable error IRQs for logical channel #0 */
331 val = ISPCCP2_LC01_IRQSTATUS_LC0_FIFO_OVF_IRQ |
332 ISPCCP2_LC01_IRQSTATUS_LC0_CRC_IRQ |
333 ISPCCP2_LC01_IRQSTATUS_LC0_FSP_IRQ |
334 ISPCCP2_LC01_IRQSTATUS_LC0_FW_IRQ |
335 ISPCCP2_LC01_IRQSTATUS_LC0_FSC_IRQ |
336 ISPCCP2_LC01_IRQSTATUS_LC0_SSC_IRQ;
337
338 isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LC01_IRQSTATUS);
339 isp_reg_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LC01_IRQENABLE, val);
340 }
341
342 /*
343 * ccp2_if_configure - Configure ccp2 with data from sensor
344 * @ccp2: Pointer to ISP CCP2 device
345 *
346 * Return 0 on success or a negative error code
347 */
ccp2_if_configure(struct isp_ccp2_device * ccp2)348 static int ccp2_if_configure(struct isp_ccp2_device *ccp2)
349 {
350 struct isp_pipeline *pipe = to_isp_pipeline(&ccp2->subdev.entity);
351 const struct isp_bus_cfg *buscfg;
352 struct v4l2_mbus_framefmt *format;
353 struct media_pad *pad;
354 struct v4l2_subdev *sensor;
355 u32 lines = 0;
356 int ret;
357
358 ccp2_pwr_cfg(ccp2);
359
360 pad = media_pad_remote_pad_first(&ccp2->pads[CCP2_PAD_SINK]);
361 sensor = media_entity_to_v4l2_subdev(pad->entity);
362 buscfg = v4l2_subdev_to_bus_cfg(pipe->external);
363
364 ret = ccp2_phyif_config(ccp2, &buscfg->bus.ccp2);
365 if (ret < 0)
366 return ret;
367
368 ccp2_vp_config(ccp2, buscfg->bus.ccp2.vpclk_div + 1);
369
370 v4l2_subdev_call(sensor, sensor, g_skip_top_lines, &lines);
371
372 format = &ccp2->formats[CCP2_PAD_SINK];
373
374 ccp2->if_cfg.data_start = lines;
375 ccp2->if_cfg.crc = buscfg->bus.ccp2.crc;
376 ccp2->if_cfg.format = format->code;
377 ccp2->if_cfg.data_size = format->height;
378
379 ccp2_lcx_config(ccp2, &ccp2->if_cfg);
380
381 return 0;
382 }
383
ccp2_adjust_bandwidth(struct isp_ccp2_device * ccp2)384 static int ccp2_adjust_bandwidth(struct isp_ccp2_device *ccp2)
385 {
386 struct isp_pipeline *pipe = to_isp_pipeline(&ccp2->subdev.entity);
387 struct isp_device *isp = to_isp_device(ccp2);
388 const struct v4l2_mbus_framefmt *ofmt = &ccp2->formats[CCP2_PAD_SOURCE];
389 unsigned long l3_ick = pipe->l3_ick;
390 struct v4l2_fract *timeperframe;
391 unsigned int vpclk_div = 2;
392 unsigned int value;
393 u64 bound;
394 u64 area;
395
396 /* Compute the minimum clock divisor, based on the pipeline maximum
397 * data rate. This is an absolute lower bound if we don't want SBL
398 * overflows, so round the value up.
399 */
400 vpclk_div = max_t(unsigned int, DIV_ROUND_UP(l3_ick, pipe->max_rate),
401 vpclk_div);
402
403 /* Compute the maximum clock divisor, based on the requested frame rate.
404 * This is a soft lower bound to achieve a frame rate equal or higher
405 * than the requested value, so round the value down.
406 */
407 timeperframe = &pipe->max_timeperframe;
408
409 if (timeperframe->numerator) {
410 area = ofmt->width * ofmt->height;
411 bound = div_u64(area * timeperframe->denominator,
412 timeperframe->numerator);
413 value = min_t(u64, bound, l3_ick);
414 vpclk_div = max_t(unsigned int, l3_ick / value, vpclk_div);
415 }
416
417 dev_dbg(isp->dev, "%s: minimum clock divisor = %u\n", __func__,
418 vpclk_div);
419
420 return vpclk_div;
421 }
422
423 /*
424 * ccp2_mem_configure - Initialize CCP2 memory input/output interface
425 * @ccp2: Pointer to ISP CCP2 device
426 * @config: Pointer to ISP mem interface config structure
427 *
428 * This will analyze the parameters passed by the interface config
429 * structure, and configure the respective registers for proper
430 * CSI1/CCP2 memory input.
431 */
ccp2_mem_configure(struct isp_ccp2_device * ccp2,struct isp_interface_mem_config * config)432 static void ccp2_mem_configure(struct isp_ccp2_device *ccp2,
433 struct isp_interface_mem_config *config)
434 {
435 struct isp_device *isp = to_isp_device(ccp2);
436 u32 sink_pixcode = ccp2->formats[CCP2_PAD_SINK].code;
437 u32 source_pixcode = ccp2->formats[CCP2_PAD_SOURCE].code;
438 unsigned int dpcm_decompress = 0;
439 u32 val, hwords;
440
441 if (sink_pixcode != source_pixcode &&
442 sink_pixcode == MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8)
443 dpcm_decompress = 1;
444
445 ccp2_pwr_cfg(ccp2);
446
447 /* Hsize, Skip */
448 isp_reg_writel(isp, ISPCCP2_LCM_HSIZE_SKIP_MIN |
449 (config->hsize_count << ISPCCP2_LCM_HSIZE_SHIFT),
450 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_HSIZE);
451
452 /* Vsize, no. of lines */
453 isp_reg_writel(isp, config->vsize_count << ISPCCP2_LCM_VSIZE_SHIFT,
454 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_VSIZE);
455
456 if (ccp2->video_in.bpl_padding == 0)
457 config->src_ofst = 0;
458 else
459 config->src_ofst = ccp2->video_in.bpl_value;
460
461 isp_reg_writel(isp, config->src_ofst, OMAP3_ISP_IOMEM_CCP2,
462 ISPCCP2_LCM_SRC_OFST);
463
464 /* Source and Destination formats */
465 val = ISPCCP2_LCM_CTRL_DST_FORMAT_RAW10 <<
466 ISPCCP2_LCM_CTRL_DST_FORMAT_SHIFT;
467
468 if (dpcm_decompress) {
469 /* source format is RAW8 */
470 val |= ISPCCP2_LCM_CTRL_SRC_FORMAT_RAW8 <<
471 ISPCCP2_LCM_CTRL_SRC_FORMAT_SHIFT;
472
473 /* RAW8 + DPCM10 - simple predictor */
474 val |= ISPCCP2_LCM_CTRL_SRC_DPCM_PRED;
475
476 /* enable source DPCM decompression */
477 val |= ISPCCP2_LCM_CTRL_SRC_DECOMPR_DPCM10 <<
478 ISPCCP2_LCM_CTRL_SRC_DECOMPR_SHIFT;
479 } else {
480 /* source format is RAW10 */
481 val |= ISPCCP2_LCM_CTRL_SRC_FORMAT_RAW10 <<
482 ISPCCP2_LCM_CTRL_SRC_FORMAT_SHIFT;
483 }
484
485 /* Burst size to 32x64 */
486 val |= ISPCCP2_LCM_CTRL_BURST_SIZE_32X <<
487 ISPCCP2_LCM_CTRL_BURST_SIZE_SHIFT;
488
489 isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_CTRL);
490
491 /* Prefetch setup */
492 if (dpcm_decompress)
493 hwords = (ISPCCP2_LCM_HSIZE_SKIP_MIN +
494 config->hsize_count) >> 3;
495 else
496 hwords = (ISPCCP2_LCM_HSIZE_SKIP_MIN +
497 config->hsize_count) >> 2;
498
499 isp_reg_writel(isp, hwords << ISPCCP2_LCM_PREFETCH_SHIFT,
500 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_PREFETCH);
501
502 /* Video port */
503 isp_reg_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_CTRL,
504 ISPCCP2_CTRL_IO_OUT_SEL | ISPCCP2_CTRL_MODE);
505 ccp2_vp_config(ccp2, ccp2_adjust_bandwidth(ccp2));
506
507 /* Clear LCM interrupts */
508 isp_reg_writel(isp, ISPCCP2_LCM_IRQSTATUS_OCPERROR_IRQ |
509 ISPCCP2_LCM_IRQSTATUS_EOF_IRQ,
510 OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_IRQSTATUS);
511
512 /* Enable LCM interrupts */
513 isp_reg_set(isp, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_IRQENABLE,
514 ISPCCP2_LCM_IRQSTATUS_EOF_IRQ |
515 ISPCCP2_LCM_IRQSTATUS_OCPERROR_IRQ);
516 }
517
518 /*
519 * ccp2_set_inaddr - Sets memory address of input frame.
520 * @ccp2: Pointer to ISP CCP2 device
521 * @addr: 32bit memory address aligned on 32byte boundary.
522 *
523 * Configures the memory address from which the input frame is to be read.
524 */
ccp2_set_inaddr(struct isp_ccp2_device * ccp2,u32 addr)525 static void ccp2_set_inaddr(struct isp_ccp2_device *ccp2, u32 addr)
526 {
527 struct isp_device *isp = to_isp_device(ccp2);
528
529 isp_reg_writel(isp, addr, OMAP3_ISP_IOMEM_CCP2, ISPCCP2_LCM_SRC_ADDR);
530 }
531
532 /* -----------------------------------------------------------------------------
533 * Interrupt handling
534 */
535
ccp2_isr_buffer(struct isp_ccp2_device * ccp2)536 static void ccp2_isr_buffer(struct isp_ccp2_device *ccp2)
537 {
538 struct isp_pipeline *pipe = to_isp_pipeline(&ccp2->subdev.entity);
539 struct isp_buffer *buffer;
540
541 buffer = omap3isp_video_buffer_next(&ccp2->video_in);
542 if (buffer != NULL)
543 ccp2_set_inaddr(ccp2, buffer->dma);
544
545 pipe->state |= ISP_PIPELINE_IDLE_INPUT;
546
547 if (ccp2->state == ISP_PIPELINE_STREAM_SINGLESHOT) {
548 if (isp_pipeline_ready(pipe))
549 omap3isp_pipeline_set_stream(pipe,
550 ISP_PIPELINE_STREAM_SINGLESHOT);
551 }
552 }
553
554 /*
555 * omap3isp_ccp2_isr - Handle ISP CCP2 interrupts
556 * @ccp2: Pointer to ISP CCP2 device
557 *
558 * This will handle the CCP2 interrupts
559 */
omap3isp_ccp2_isr(struct isp_ccp2_device * ccp2)560 void omap3isp_ccp2_isr(struct isp_ccp2_device *ccp2)
561 {
562 struct isp_pipeline *pipe = to_isp_pipeline(&ccp2->subdev.entity);
563 struct isp_device *isp = to_isp_device(ccp2);
564 static const u32 ISPCCP2_LC01_ERROR =
565 ISPCCP2_LC01_IRQSTATUS_LC0_FIFO_OVF_IRQ |
566 ISPCCP2_LC01_IRQSTATUS_LC0_CRC_IRQ |
567 ISPCCP2_LC01_IRQSTATUS_LC0_FSP_IRQ |
568 ISPCCP2_LC01_IRQSTATUS_LC0_FW_IRQ |
569 ISPCCP2_LC01_IRQSTATUS_LC0_FSC_IRQ |
570 ISPCCP2_LC01_IRQSTATUS_LC0_SSC_IRQ;
571 u32 lcx_irqstatus, lcm_irqstatus;
572
573 /* First clear the interrupts */
574 lcx_irqstatus = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2,
575 ISPCCP2_LC01_IRQSTATUS);
576 isp_reg_writel(isp, lcx_irqstatus, OMAP3_ISP_IOMEM_CCP2,
577 ISPCCP2_LC01_IRQSTATUS);
578
579 lcm_irqstatus = isp_reg_readl(isp, OMAP3_ISP_IOMEM_CCP2,
580 ISPCCP2_LCM_IRQSTATUS);
581 isp_reg_writel(isp, lcm_irqstatus, OMAP3_ISP_IOMEM_CCP2,
582 ISPCCP2_LCM_IRQSTATUS);
583 /* Errors */
584 if (lcx_irqstatus & ISPCCP2_LC01_ERROR) {
585 pipe->error = true;
586 dev_dbg(isp->dev, "CCP2 err:%x\n", lcx_irqstatus);
587 return;
588 }
589
590 if (lcm_irqstatus & ISPCCP2_LCM_IRQSTATUS_OCPERROR_IRQ) {
591 pipe->error = true;
592 dev_dbg(isp->dev, "CCP2 OCP err:%x\n", lcm_irqstatus);
593 }
594
595 if (omap3isp_module_sync_is_stopping(&ccp2->wait, &ccp2->stopping))
596 return;
597
598 /* Handle queued buffers on frame end interrupts */
599 if (lcm_irqstatus & ISPCCP2_LCM_IRQSTATUS_EOF_IRQ)
600 ccp2_isr_buffer(ccp2);
601 }
602
603 /* -----------------------------------------------------------------------------
604 * V4L2 subdev operations
605 */
606
607 static const unsigned int ccp2_fmts[] = {
608 MEDIA_BUS_FMT_SGRBG10_1X10,
609 MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8,
610 };
611
612 /*
613 * __ccp2_get_format - helper function for getting ccp2 format
614 * @ccp2 : Pointer to ISP CCP2 device
615 * @cfg: V4L2 subdev pad configuration
616 * @pad : pad number
617 * @which : wanted subdev format
618 * return format structure or NULL on error
619 */
620 static struct v4l2_mbus_framefmt *
__ccp2_get_format(struct isp_ccp2_device * ccp2,struct v4l2_subdev_state * sd_state,unsigned int pad,enum v4l2_subdev_format_whence which)621 __ccp2_get_format(struct isp_ccp2_device *ccp2,
622 struct v4l2_subdev_state *sd_state,
623 unsigned int pad, enum v4l2_subdev_format_whence which)
624 {
625 if (which == V4L2_SUBDEV_FORMAT_TRY)
626 return v4l2_subdev_get_try_format(&ccp2->subdev, sd_state,
627 pad);
628 else
629 return &ccp2->formats[pad];
630 }
631
632 /*
633 * ccp2_try_format - Handle try format by pad subdev method
634 * @ccp2 : Pointer to ISP CCP2 device
635 * @cfg: V4L2 subdev pad configuration
636 * @pad : pad num
637 * @fmt : pointer to v4l2 mbus format structure
638 * @which : wanted subdev format
639 */
ccp2_try_format(struct isp_ccp2_device * ccp2,struct v4l2_subdev_state * sd_state,unsigned int pad,struct v4l2_mbus_framefmt * fmt,enum v4l2_subdev_format_whence which)640 static void ccp2_try_format(struct isp_ccp2_device *ccp2,
641 struct v4l2_subdev_state *sd_state,
642 unsigned int pad,
643 struct v4l2_mbus_framefmt *fmt,
644 enum v4l2_subdev_format_whence which)
645 {
646 struct v4l2_mbus_framefmt *format;
647
648 switch (pad) {
649 case CCP2_PAD_SINK:
650 if (fmt->code != MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8)
651 fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
652
653 if (ccp2->input == CCP2_INPUT_SENSOR) {
654 fmt->width = clamp_t(u32, fmt->width,
655 ISPCCP2_DAT_START_MIN,
656 ISPCCP2_DAT_START_MAX);
657 fmt->height = clamp_t(u32, fmt->height,
658 ISPCCP2_DAT_SIZE_MIN,
659 ISPCCP2_DAT_SIZE_MAX);
660 } else if (ccp2->input == CCP2_INPUT_MEMORY) {
661 fmt->width = clamp_t(u32, fmt->width,
662 ISPCCP2_LCM_HSIZE_COUNT_MIN,
663 ISPCCP2_LCM_HSIZE_COUNT_MAX);
664 fmt->height = clamp_t(u32, fmt->height,
665 ISPCCP2_LCM_VSIZE_MIN,
666 ISPCCP2_LCM_VSIZE_MAX);
667 }
668 break;
669
670 case CCP2_PAD_SOURCE:
671 /* Source format - copy sink format and change pixel code
672 * to SGRBG10_1X10 as we don't support CCP2 write to memory.
673 * When CCP2 write to memory feature will be added this
674 * should be changed properly.
675 */
676 format = __ccp2_get_format(ccp2, sd_state, CCP2_PAD_SINK,
677 which);
678 memcpy(fmt, format, sizeof(*fmt));
679 fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
680 break;
681 }
682
683 fmt->field = V4L2_FIELD_NONE;
684 fmt->colorspace = V4L2_COLORSPACE_SRGB;
685 }
686
687 /*
688 * ccp2_enum_mbus_code - Handle pixel format enumeration
689 * @sd : pointer to v4l2 subdev structure
690 * @cfg: V4L2 subdev pad configuration
691 * @code : pointer to v4l2_subdev_mbus_code_enum structure
692 * return -EINVAL or zero on success
693 */
ccp2_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_mbus_code_enum * code)694 static int ccp2_enum_mbus_code(struct v4l2_subdev *sd,
695 struct v4l2_subdev_state *sd_state,
696 struct v4l2_subdev_mbus_code_enum *code)
697 {
698 struct isp_ccp2_device *ccp2 = v4l2_get_subdevdata(sd);
699 struct v4l2_mbus_framefmt *format;
700
701 if (code->pad == CCP2_PAD_SINK) {
702 if (code->index >= ARRAY_SIZE(ccp2_fmts))
703 return -EINVAL;
704
705 code->code = ccp2_fmts[code->index];
706 } else {
707 if (code->index != 0)
708 return -EINVAL;
709
710 format = __ccp2_get_format(ccp2, sd_state, CCP2_PAD_SINK,
711 code->which);
712 code->code = format->code;
713 }
714
715 return 0;
716 }
717
ccp2_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_frame_size_enum * fse)718 static int ccp2_enum_frame_size(struct v4l2_subdev *sd,
719 struct v4l2_subdev_state *sd_state,
720 struct v4l2_subdev_frame_size_enum *fse)
721 {
722 struct isp_ccp2_device *ccp2 = v4l2_get_subdevdata(sd);
723 struct v4l2_mbus_framefmt format;
724
725 if (fse->index != 0)
726 return -EINVAL;
727
728 format.code = fse->code;
729 format.width = 1;
730 format.height = 1;
731 ccp2_try_format(ccp2, sd_state, fse->pad, &format, fse->which);
732 fse->min_width = format.width;
733 fse->min_height = format.height;
734
735 if (format.code != fse->code)
736 return -EINVAL;
737
738 format.code = fse->code;
739 format.width = -1;
740 format.height = -1;
741 ccp2_try_format(ccp2, sd_state, fse->pad, &format, fse->which);
742 fse->max_width = format.width;
743 fse->max_height = format.height;
744
745 return 0;
746 }
747
748 /*
749 * ccp2_get_format - Handle get format by pads subdev method
750 * @sd : pointer to v4l2 subdev structure
751 * @cfg: V4L2 subdev pad configuration
752 * @fmt : pointer to v4l2 subdev format structure
753 * return -EINVAL or zero on success
754 */
ccp2_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * fmt)755 static int ccp2_get_format(struct v4l2_subdev *sd,
756 struct v4l2_subdev_state *sd_state,
757 struct v4l2_subdev_format *fmt)
758 {
759 struct isp_ccp2_device *ccp2 = v4l2_get_subdevdata(sd);
760 struct v4l2_mbus_framefmt *format;
761
762 format = __ccp2_get_format(ccp2, sd_state, fmt->pad, fmt->which);
763 if (format == NULL)
764 return -EINVAL;
765
766 fmt->format = *format;
767 return 0;
768 }
769
770 /*
771 * ccp2_set_format - Handle set format by pads subdev method
772 * @sd : pointer to v4l2 subdev structure
773 * @cfg: V4L2 subdev pad configuration
774 * @fmt : pointer to v4l2 subdev format structure
775 * returns zero
776 */
ccp2_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * fmt)777 static int ccp2_set_format(struct v4l2_subdev *sd,
778 struct v4l2_subdev_state *sd_state,
779 struct v4l2_subdev_format *fmt)
780 {
781 struct isp_ccp2_device *ccp2 = v4l2_get_subdevdata(sd);
782 struct v4l2_mbus_framefmt *format;
783
784 format = __ccp2_get_format(ccp2, sd_state, fmt->pad, fmt->which);
785 if (format == NULL)
786 return -EINVAL;
787
788 ccp2_try_format(ccp2, sd_state, fmt->pad, &fmt->format, fmt->which);
789 *format = fmt->format;
790
791 /* Propagate the format from sink to source */
792 if (fmt->pad == CCP2_PAD_SINK) {
793 format = __ccp2_get_format(ccp2, sd_state, CCP2_PAD_SOURCE,
794 fmt->which);
795 *format = fmt->format;
796 ccp2_try_format(ccp2, sd_state, CCP2_PAD_SOURCE, format,
797 fmt->which);
798 }
799
800 return 0;
801 }
802
803 /*
804 * ccp2_init_formats - Initialize formats on all pads
805 * @sd: ISP CCP2 V4L2 subdevice
806 * @fh: V4L2 subdev file handle
807 *
808 * Initialize all pad formats with default values. If fh is not NULL, try
809 * formats are initialized on the file handle. Otherwise active formats are
810 * initialized on the device.
811 */
ccp2_init_formats(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)812 static int ccp2_init_formats(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
813 {
814 struct v4l2_subdev_format format;
815
816 memset(&format, 0, sizeof(format));
817 format.pad = CCP2_PAD_SINK;
818 format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
819 format.format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
820 format.format.width = 4096;
821 format.format.height = 4096;
822 ccp2_set_format(sd, fh ? fh->state : NULL, &format);
823
824 return 0;
825 }
826
827 /*
828 * ccp2_s_stream - Enable/Disable streaming on ccp2 subdev
829 * @sd : pointer to v4l2 subdev structure
830 * @enable: 1 == Enable, 0 == Disable
831 * return zero
832 */
ccp2_s_stream(struct v4l2_subdev * sd,int enable)833 static int ccp2_s_stream(struct v4l2_subdev *sd, int enable)
834 {
835 struct isp_ccp2_device *ccp2 = v4l2_get_subdevdata(sd);
836 struct isp_device *isp = to_isp_device(ccp2);
837 struct device *dev = to_device(ccp2);
838 int ret;
839
840 if (ccp2->state == ISP_PIPELINE_STREAM_STOPPED) {
841 if (enable == ISP_PIPELINE_STREAM_STOPPED)
842 return 0;
843 atomic_set(&ccp2->stopping, 0);
844 }
845
846 switch (enable) {
847 case ISP_PIPELINE_STREAM_CONTINUOUS:
848 if (ccp2->phy) {
849 ret = omap3isp_csiphy_acquire(ccp2->phy, &sd->entity);
850 if (ret < 0)
851 return ret;
852 }
853
854 ccp2_if_configure(ccp2);
855 ccp2_print_status(ccp2);
856
857 /* Enable CSI1/CCP2 interface */
858 ret = ccp2_if_enable(ccp2, 1);
859 if (ret < 0) {
860 if (ccp2->phy)
861 omap3isp_csiphy_release(ccp2->phy);
862 return ret;
863 }
864 break;
865
866 case ISP_PIPELINE_STREAM_SINGLESHOT:
867 if (ccp2->state != ISP_PIPELINE_STREAM_SINGLESHOT) {
868 struct v4l2_mbus_framefmt *format;
869
870 format = &ccp2->formats[CCP2_PAD_SINK];
871
872 ccp2->mem_cfg.hsize_count = format->width;
873 ccp2->mem_cfg.vsize_count = format->height;
874 ccp2->mem_cfg.src_ofst = 0;
875
876 ccp2_mem_configure(ccp2, &ccp2->mem_cfg);
877 omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_CSI1_READ);
878 ccp2_print_status(ccp2);
879 }
880 ccp2_mem_enable(ccp2, 1);
881 break;
882
883 case ISP_PIPELINE_STREAM_STOPPED:
884 if (omap3isp_module_sync_idle(&sd->entity, &ccp2->wait,
885 &ccp2->stopping))
886 dev_dbg(dev, "%s: module stop timeout.\n", sd->name);
887 if (ccp2->input == CCP2_INPUT_MEMORY) {
888 ccp2_mem_enable(ccp2, 0);
889 omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_CSI1_READ);
890 } else if (ccp2->input == CCP2_INPUT_SENSOR) {
891 /* Disable CSI1/CCP2 interface */
892 ccp2_if_enable(ccp2, 0);
893 if (ccp2->phy)
894 omap3isp_csiphy_release(ccp2->phy);
895 }
896 break;
897 }
898
899 ccp2->state = enable;
900 return 0;
901 }
902
903 /* subdev video operations */
904 static const struct v4l2_subdev_video_ops ccp2_sd_video_ops = {
905 .s_stream = ccp2_s_stream,
906 };
907
908 /* subdev pad operations */
909 static const struct v4l2_subdev_pad_ops ccp2_sd_pad_ops = {
910 .enum_mbus_code = ccp2_enum_mbus_code,
911 .enum_frame_size = ccp2_enum_frame_size,
912 .get_fmt = ccp2_get_format,
913 .set_fmt = ccp2_set_format,
914 };
915
916 /* subdev operations */
917 static const struct v4l2_subdev_ops ccp2_sd_ops = {
918 .video = &ccp2_sd_video_ops,
919 .pad = &ccp2_sd_pad_ops,
920 };
921
922 /* subdev internal operations */
923 static const struct v4l2_subdev_internal_ops ccp2_sd_internal_ops = {
924 .open = ccp2_init_formats,
925 };
926
927 /* --------------------------------------------------------------------------
928 * ISP ccp2 video device node
929 */
930
931 /*
932 * ccp2_video_queue - Queue video buffer.
933 * @video : Pointer to isp video structure
934 * @buffer: Pointer to isp_buffer structure
935 * return -EIO or zero on success
936 */
ccp2_video_queue(struct isp_video * video,struct isp_buffer * buffer)937 static int ccp2_video_queue(struct isp_video *video, struct isp_buffer *buffer)
938 {
939 struct isp_ccp2_device *ccp2 = &video->isp->isp_ccp2;
940
941 ccp2_set_inaddr(ccp2, buffer->dma);
942 return 0;
943 }
944
945 static const struct isp_video_operations ccp2_video_ops = {
946 .queue = ccp2_video_queue,
947 };
948
949 /* -----------------------------------------------------------------------------
950 * Media entity operations
951 */
952
953 /*
954 * ccp2_link_setup - Setup ccp2 connections.
955 * @entity : Pointer to media entity structure
956 * @local : Pointer to local pad array
957 * @remote : Pointer to remote pad array
958 * @flags : Link flags
959 * return -EINVAL on error or zero on success
960 */
ccp2_link_setup(struct media_entity * entity,const struct media_pad * local,const struct media_pad * remote,u32 flags)961 static int ccp2_link_setup(struct media_entity *entity,
962 const struct media_pad *local,
963 const struct media_pad *remote, u32 flags)
964 {
965 struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity);
966 struct isp_ccp2_device *ccp2 = v4l2_get_subdevdata(sd);
967 unsigned int index = local->index;
968
969 /* FIXME: this is actually a hack! */
970 if (is_media_entity_v4l2_subdev(remote->entity))
971 index |= 2 << 16;
972
973 switch (index) {
974 case CCP2_PAD_SINK:
975 /* read from memory */
976 if (flags & MEDIA_LNK_FL_ENABLED) {
977 if (ccp2->input == CCP2_INPUT_SENSOR)
978 return -EBUSY;
979 ccp2->input = CCP2_INPUT_MEMORY;
980 } else {
981 if (ccp2->input == CCP2_INPUT_MEMORY)
982 ccp2->input = CCP2_INPUT_NONE;
983 }
984 break;
985
986 case CCP2_PAD_SINK | 2 << 16:
987 /* read from sensor/phy */
988 if (flags & MEDIA_LNK_FL_ENABLED) {
989 if (ccp2->input == CCP2_INPUT_MEMORY)
990 return -EBUSY;
991 ccp2->input = CCP2_INPUT_SENSOR;
992 } else {
993 if (ccp2->input == CCP2_INPUT_SENSOR)
994 ccp2->input = CCP2_INPUT_NONE;
995 } break;
996
997 case CCP2_PAD_SOURCE | 2 << 16:
998 /* write to video port/ccdc */
999 if (flags & MEDIA_LNK_FL_ENABLED)
1000 ccp2->output = CCP2_OUTPUT_CCDC;
1001 else
1002 ccp2->output = CCP2_OUTPUT_NONE;
1003 break;
1004
1005 default:
1006 return -EINVAL;
1007 }
1008
1009 return 0;
1010 }
1011
1012 /* media operations */
1013 static const struct media_entity_operations ccp2_media_ops = {
1014 .link_setup = ccp2_link_setup,
1015 .link_validate = v4l2_subdev_link_validate,
1016 };
1017
1018 /*
1019 * omap3isp_ccp2_unregister_entities - Unregister media entities: subdev
1020 * @ccp2: Pointer to ISP CCP2 device
1021 */
omap3isp_ccp2_unregister_entities(struct isp_ccp2_device * ccp2)1022 void omap3isp_ccp2_unregister_entities(struct isp_ccp2_device *ccp2)
1023 {
1024 v4l2_device_unregister_subdev(&ccp2->subdev);
1025 omap3isp_video_unregister(&ccp2->video_in);
1026 }
1027
1028 /*
1029 * omap3isp_ccp2_register_entities - Register the subdev media entity
1030 * @ccp2: Pointer to ISP CCP2 device
1031 * @vdev: Pointer to v4l device
1032 * return negative error code or zero on success
1033 */
1034
omap3isp_ccp2_register_entities(struct isp_ccp2_device * ccp2,struct v4l2_device * vdev)1035 int omap3isp_ccp2_register_entities(struct isp_ccp2_device *ccp2,
1036 struct v4l2_device *vdev)
1037 {
1038 int ret;
1039
1040 /* Register the subdev and video nodes. */
1041 ccp2->subdev.dev = vdev->mdev->dev;
1042 ret = v4l2_device_register_subdev(vdev, &ccp2->subdev);
1043 if (ret < 0)
1044 goto error;
1045
1046 ret = omap3isp_video_register(&ccp2->video_in, vdev);
1047 if (ret < 0)
1048 goto error;
1049
1050 return 0;
1051
1052 error:
1053 omap3isp_ccp2_unregister_entities(ccp2);
1054 return ret;
1055 }
1056
1057 /* -----------------------------------------------------------------------------
1058 * ISP ccp2 initialisation and cleanup
1059 */
1060
1061 /*
1062 * ccp2_init_entities - Initialize ccp2 subdev and media entity.
1063 * @ccp2: Pointer to ISP CCP2 device
1064 * return negative error code or zero on success
1065 */
ccp2_init_entities(struct isp_ccp2_device * ccp2)1066 static int ccp2_init_entities(struct isp_ccp2_device *ccp2)
1067 {
1068 struct v4l2_subdev *sd = &ccp2->subdev;
1069 struct media_pad *pads = ccp2->pads;
1070 struct media_entity *me = &sd->entity;
1071 int ret;
1072
1073 ccp2->input = CCP2_INPUT_NONE;
1074 ccp2->output = CCP2_OUTPUT_NONE;
1075
1076 v4l2_subdev_init(sd, &ccp2_sd_ops);
1077 sd->internal_ops = &ccp2_sd_internal_ops;
1078 strscpy(sd->name, "OMAP3 ISP CCP2", sizeof(sd->name));
1079 sd->grp_id = 1 << 16; /* group ID for isp subdevs */
1080 v4l2_set_subdevdata(sd, ccp2);
1081 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1082
1083 pads[CCP2_PAD_SINK].flags = MEDIA_PAD_FL_SINK
1084 | MEDIA_PAD_FL_MUST_CONNECT;
1085 pads[CCP2_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
1086
1087 me->ops = &ccp2_media_ops;
1088 ret = media_entity_pads_init(me, CCP2_PADS_NUM, pads);
1089 if (ret < 0)
1090 return ret;
1091
1092 ccp2_init_formats(sd, NULL);
1093
1094 /*
1095 * The CCP2 has weird line alignment requirements, possibly caused by
1096 * DPCM8 decompression. Line length for data read from memory must be a
1097 * multiple of 128 bits (16 bytes) in continuous mode (when no padding
1098 * is present at end of lines). Additionally, if padding is used, the
1099 * padded line length must be a multiple of 32 bytes. To simplify the
1100 * implementation we use a fixed 32 bytes alignment regardless of the
1101 * input format and width. If strict 128 bits alignment support is
1102 * required ispvideo will need to be made aware of this special dual
1103 * alignment requirements.
1104 */
1105 ccp2->video_in.type = V4L2_BUF_TYPE_VIDEO_OUTPUT;
1106 ccp2->video_in.bpl_alignment = 32;
1107 ccp2->video_in.bpl_max = 0xffffffe0;
1108 ccp2->video_in.isp = to_isp_device(ccp2);
1109 ccp2->video_in.ops = &ccp2_video_ops;
1110 ccp2->video_in.capture_mem = PAGE_ALIGN(4096 * 4096) * 3;
1111
1112 ret = omap3isp_video_init(&ccp2->video_in, "CCP2");
1113 if (ret < 0)
1114 goto error;
1115
1116 return 0;
1117
1118 error:
1119 media_entity_cleanup(&ccp2->subdev.entity);
1120 return ret;
1121 }
1122
1123 /*
1124 * omap3isp_ccp2_init - CCP2 initialization.
1125 * @isp : Pointer to ISP device
1126 * return negative error code or zero on success
1127 */
omap3isp_ccp2_init(struct isp_device * isp)1128 int omap3isp_ccp2_init(struct isp_device *isp)
1129 {
1130 struct isp_ccp2_device *ccp2 = &isp->isp_ccp2;
1131 int ret;
1132
1133 init_waitqueue_head(&ccp2->wait);
1134
1135 /*
1136 * On the OMAP34xx the CSI1 receiver is operated in the CSIb IO
1137 * complex, which is powered by vdds_csib power rail. Hence the
1138 * request for the regulator.
1139 *
1140 * On the OMAP36xx, the CCP2 uses the CSI PHY1 or PHY2, shared with
1141 * the CSI2c or CSI2a receivers. The PHY then needs to be explicitly
1142 * configured.
1143 *
1144 * TODO: Don't hardcode the usage of PHY1 (shared with CSI2c).
1145 */
1146 if (isp->revision == ISP_REVISION_2_0) {
1147 ccp2->vdds_csib = devm_regulator_get(isp->dev, "vdds_csib");
1148 if (IS_ERR(ccp2->vdds_csib)) {
1149 if (PTR_ERR(ccp2->vdds_csib) == -EPROBE_DEFER) {
1150 dev_dbg(isp->dev,
1151 "Can't get regulator vdds_csib, deferring probing\n");
1152 return -EPROBE_DEFER;
1153 }
1154 dev_dbg(isp->dev,
1155 "Could not get regulator vdds_csib\n");
1156 ccp2->vdds_csib = NULL;
1157 }
1158 ccp2->phy = &isp->isp_csiphy2;
1159 } else if (isp->revision == ISP_REVISION_15_0) {
1160 ccp2->phy = &isp->isp_csiphy1;
1161 }
1162
1163 ret = ccp2_init_entities(ccp2);
1164 if (ret < 0)
1165 return ret;
1166
1167 ccp2_reset(ccp2);
1168 return 0;
1169 }
1170
1171 /*
1172 * omap3isp_ccp2_cleanup - CCP2 un-initialization
1173 * @isp : Pointer to ISP device
1174 */
omap3isp_ccp2_cleanup(struct isp_device * isp)1175 void omap3isp_ccp2_cleanup(struct isp_device *isp)
1176 {
1177 struct isp_ccp2_device *ccp2 = &isp->isp_ccp2;
1178
1179 omap3isp_video_cleanup(&ccp2->video_in);
1180 media_entity_cleanup(&ccp2->subdev.entity);
1181 }
1182