1 // SPDX-License-Identifier: GPL-2.0-only
2 /* Copyright(c) 2020 Intel Corporation. All rights reserved. */
3 #include <linux/io-64-nonatomic-lo-hi.h>
4 #include <linux/memregion.h>
5 #include <linux/workqueue.h>
6 #include <linux/debugfs.h>
7 #include <linux/device.h>
8 #include <linux/module.h>
9 #include <linux/pci.h>
10 #include <linux/slab.h>
11 #include <linux/idr.h>
12 #include <cxlmem.h>
13 #include <cxlpci.h>
14 #include <cxl.h>
15 #include "core.h"
16
17 /**
18 * DOC: cxl core
19 *
20 * The CXL core provides a set of interfaces that can be consumed by CXL aware
21 * drivers. The interfaces allow for creation, modification, and destruction of
22 * regions, memory devices, ports, and decoders. CXL aware drivers must register
23 * with the CXL core via these interfaces in order to be able to participate in
24 * cross-device interleave coordination. The CXL core also establishes and
25 * maintains the bridge to the nvdimm subsystem.
26 *
27 * CXL core introduces sysfs hierarchy to control the devices that are
28 * instantiated by the core.
29 */
30
31 static DEFINE_IDA(cxl_port_ida);
32 static DEFINE_XARRAY(cxl_root_buses);
33
devtype_show(struct device * dev,struct device_attribute * attr,char * buf)34 static ssize_t devtype_show(struct device *dev, struct device_attribute *attr,
35 char *buf)
36 {
37 return sysfs_emit(buf, "%s\n", dev->type->name);
38 }
39 static DEVICE_ATTR_RO(devtype);
40
cxl_device_id(const struct device * dev)41 static int cxl_device_id(const struct device *dev)
42 {
43 if (dev->type == &cxl_nvdimm_bridge_type)
44 return CXL_DEVICE_NVDIMM_BRIDGE;
45 if (dev->type == &cxl_nvdimm_type)
46 return CXL_DEVICE_NVDIMM;
47 if (dev->type == CXL_PMEM_REGION_TYPE())
48 return CXL_DEVICE_PMEM_REGION;
49 if (dev->type == CXL_DAX_REGION_TYPE())
50 return CXL_DEVICE_DAX_REGION;
51 if (is_cxl_port(dev)) {
52 if (is_cxl_root(to_cxl_port(dev)))
53 return CXL_DEVICE_ROOT;
54 return CXL_DEVICE_PORT;
55 }
56 if (is_cxl_memdev(dev))
57 return CXL_DEVICE_MEMORY_EXPANDER;
58 if (dev->type == CXL_REGION_TYPE())
59 return CXL_DEVICE_REGION;
60 return 0;
61 }
62
modalias_show(struct device * dev,struct device_attribute * attr,char * buf)63 static ssize_t modalias_show(struct device *dev, struct device_attribute *attr,
64 char *buf)
65 {
66 return sysfs_emit(buf, CXL_MODALIAS_FMT "\n", cxl_device_id(dev));
67 }
68 static DEVICE_ATTR_RO(modalias);
69
70 static struct attribute *cxl_base_attributes[] = {
71 &dev_attr_devtype.attr,
72 &dev_attr_modalias.attr,
73 NULL,
74 };
75
76 struct attribute_group cxl_base_attribute_group = {
77 .attrs = cxl_base_attributes,
78 };
79
start_show(struct device * dev,struct device_attribute * attr,char * buf)80 static ssize_t start_show(struct device *dev, struct device_attribute *attr,
81 char *buf)
82 {
83 struct cxl_decoder *cxld = to_cxl_decoder(dev);
84
85 return sysfs_emit(buf, "%#llx\n", cxld->hpa_range.start);
86 }
87 static DEVICE_ATTR_ADMIN_RO(start);
88
size_show(struct device * dev,struct device_attribute * attr,char * buf)89 static ssize_t size_show(struct device *dev, struct device_attribute *attr,
90 char *buf)
91 {
92 struct cxl_decoder *cxld = to_cxl_decoder(dev);
93
94 return sysfs_emit(buf, "%#llx\n", range_len(&cxld->hpa_range));
95 }
96 static DEVICE_ATTR_RO(size);
97
98 #define CXL_DECODER_FLAG_ATTR(name, flag) \
99 static ssize_t name##_show(struct device *dev, \
100 struct device_attribute *attr, char *buf) \
101 { \
102 struct cxl_decoder *cxld = to_cxl_decoder(dev); \
103 \
104 return sysfs_emit(buf, "%s\n", \
105 (cxld->flags & (flag)) ? "1" : "0"); \
106 } \
107 static DEVICE_ATTR_RO(name)
108
109 CXL_DECODER_FLAG_ATTR(cap_pmem, CXL_DECODER_F_PMEM);
110 CXL_DECODER_FLAG_ATTR(cap_ram, CXL_DECODER_F_RAM);
111 CXL_DECODER_FLAG_ATTR(cap_type2, CXL_DECODER_F_TYPE2);
112 CXL_DECODER_FLAG_ATTR(cap_type3, CXL_DECODER_F_TYPE3);
113 CXL_DECODER_FLAG_ATTR(locked, CXL_DECODER_F_LOCK);
114
target_type_show(struct device * dev,struct device_attribute * attr,char * buf)115 static ssize_t target_type_show(struct device *dev,
116 struct device_attribute *attr, char *buf)
117 {
118 struct cxl_decoder *cxld = to_cxl_decoder(dev);
119
120 switch (cxld->target_type) {
121 case CXL_DECODER_ACCELERATOR:
122 return sysfs_emit(buf, "accelerator\n");
123 case CXL_DECODER_EXPANDER:
124 return sysfs_emit(buf, "expander\n");
125 }
126 return -ENXIO;
127 }
128 static DEVICE_ATTR_RO(target_type);
129
emit_target_list(struct cxl_switch_decoder * cxlsd,char * buf)130 static ssize_t emit_target_list(struct cxl_switch_decoder *cxlsd, char *buf)
131 {
132 struct cxl_decoder *cxld = &cxlsd->cxld;
133 ssize_t offset = 0;
134 int i, rc = 0;
135
136 for (i = 0; i < cxld->interleave_ways; i++) {
137 struct cxl_dport *dport = cxlsd->target[i];
138 struct cxl_dport *next = NULL;
139
140 if (!dport)
141 break;
142
143 if (i + 1 < cxld->interleave_ways)
144 next = cxlsd->target[i + 1];
145 rc = sysfs_emit_at(buf, offset, "%d%s", dport->port_id,
146 next ? "," : "");
147 if (rc < 0)
148 return rc;
149 offset += rc;
150 }
151
152 return offset;
153 }
154
target_list_show(struct device * dev,struct device_attribute * attr,char * buf)155 static ssize_t target_list_show(struct device *dev,
156 struct device_attribute *attr, char *buf)
157 {
158 struct cxl_switch_decoder *cxlsd = to_cxl_switch_decoder(dev);
159 ssize_t offset;
160 unsigned int seq;
161 int rc;
162
163 do {
164 seq = read_seqbegin(&cxlsd->target_lock);
165 rc = emit_target_list(cxlsd, buf);
166 } while (read_seqretry(&cxlsd->target_lock, seq));
167
168 if (rc < 0)
169 return rc;
170 offset = rc;
171
172 rc = sysfs_emit_at(buf, offset, "\n");
173 if (rc < 0)
174 return rc;
175
176 return offset + rc;
177 }
178 static DEVICE_ATTR_RO(target_list);
179
mode_show(struct device * dev,struct device_attribute * attr,char * buf)180 static ssize_t mode_show(struct device *dev, struct device_attribute *attr,
181 char *buf)
182 {
183 struct cxl_endpoint_decoder *cxled = to_cxl_endpoint_decoder(dev);
184
185 return sysfs_emit(buf, "%s\n", cxl_decoder_mode_name(cxled->mode));
186 }
187
mode_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)188 static ssize_t mode_store(struct device *dev, struct device_attribute *attr,
189 const char *buf, size_t len)
190 {
191 struct cxl_endpoint_decoder *cxled = to_cxl_endpoint_decoder(dev);
192 enum cxl_decoder_mode mode;
193 ssize_t rc;
194
195 if (sysfs_streq(buf, "pmem"))
196 mode = CXL_DECODER_PMEM;
197 else if (sysfs_streq(buf, "ram"))
198 mode = CXL_DECODER_RAM;
199 else
200 return -EINVAL;
201
202 rc = cxl_dpa_set_mode(cxled, mode);
203 if (rc)
204 return rc;
205
206 return len;
207 }
208 static DEVICE_ATTR_RW(mode);
209
dpa_resource_show(struct device * dev,struct device_attribute * attr,char * buf)210 static ssize_t dpa_resource_show(struct device *dev, struct device_attribute *attr,
211 char *buf)
212 {
213 struct cxl_endpoint_decoder *cxled = to_cxl_endpoint_decoder(dev);
214 u64 base = cxl_dpa_resource_start(cxled);
215
216 return sysfs_emit(buf, "%#llx\n", base);
217 }
218 static DEVICE_ATTR_RO(dpa_resource);
219
dpa_size_show(struct device * dev,struct device_attribute * attr,char * buf)220 static ssize_t dpa_size_show(struct device *dev, struct device_attribute *attr,
221 char *buf)
222 {
223 struct cxl_endpoint_decoder *cxled = to_cxl_endpoint_decoder(dev);
224 resource_size_t size = cxl_dpa_size(cxled);
225
226 return sysfs_emit(buf, "%pa\n", &size);
227 }
228
dpa_size_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)229 static ssize_t dpa_size_store(struct device *dev, struct device_attribute *attr,
230 const char *buf, size_t len)
231 {
232 struct cxl_endpoint_decoder *cxled = to_cxl_endpoint_decoder(dev);
233 unsigned long long size;
234 ssize_t rc;
235
236 rc = kstrtoull(buf, 0, &size);
237 if (rc)
238 return rc;
239
240 if (!IS_ALIGNED(size, SZ_256M))
241 return -EINVAL;
242
243 rc = cxl_dpa_free(cxled);
244 if (rc)
245 return rc;
246
247 if (size == 0)
248 return len;
249
250 rc = cxl_dpa_alloc(cxled, size);
251 if (rc)
252 return rc;
253
254 return len;
255 }
256 static DEVICE_ATTR_RW(dpa_size);
257
interleave_granularity_show(struct device * dev,struct device_attribute * attr,char * buf)258 static ssize_t interleave_granularity_show(struct device *dev,
259 struct device_attribute *attr,
260 char *buf)
261 {
262 struct cxl_decoder *cxld = to_cxl_decoder(dev);
263
264 return sysfs_emit(buf, "%d\n", cxld->interleave_granularity);
265 }
266
267 static DEVICE_ATTR_RO(interleave_granularity);
268
interleave_ways_show(struct device * dev,struct device_attribute * attr,char * buf)269 static ssize_t interleave_ways_show(struct device *dev,
270 struct device_attribute *attr, char *buf)
271 {
272 struct cxl_decoder *cxld = to_cxl_decoder(dev);
273
274 return sysfs_emit(buf, "%d\n", cxld->interleave_ways);
275 }
276
277 static DEVICE_ATTR_RO(interleave_ways);
278
279 static struct attribute *cxl_decoder_base_attrs[] = {
280 &dev_attr_start.attr,
281 &dev_attr_size.attr,
282 &dev_attr_locked.attr,
283 &dev_attr_interleave_granularity.attr,
284 &dev_attr_interleave_ways.attr,
285 NULL,
286 };
287
288 static struct attribute_group cxl_decoder_base_attribute_group = {
289 .attrs = cxl_decoder_base_attrs,
290 };
291
292 static struct attribute *cxl_decoder_root_attrs[] = {
293 &dev_attr_cap_pmem.attr,
294 &dev_attr_cap_ram.attr,
295 &dev_attr_cap_type2.attr,
296 &dev_attr_cap_type3.attr,
297 &dev_attr_target_list.attr,
298 SET_CXL_REGION_ATTR(create_pmem_region)
299 SET_CXL_REGION_ATTR(create_ram_region)
300 SET_CXL_REGION_ATTR(delete_region)
301 NULL,
302 };
303
can_create_pmem(struct cxl_root_decoder * cxlrd)304 static bool can_create_pmem(struct cxl_root_decoder *cxlrd)
305 {
306 unsigned long flags = CXL_DECODER_F_TYPE3 | CXL_DECODER_F_PMEM;
307
308 return (cxlrd->cxlsd.cxld.flags & flags) == flags;
309 }
310
can_create_ram(struct cxl_root_decoder * cxlrd)311 static bool can_create_ram(struct cxl_root_decoder *cxlrd)
312 {
313 unsigned long flags = CXL_DECODER_F_TYPE3 | CXL_DECODER_F_RAM;
314
315 return (cxlrd->cxlsd.cxld.flags & flags) == flags;
316 }
317
cxl_root_decoder_visible(struct kobject * kobj,struct attribute * a,int n)318 static umode_t cxl_root_decoder_visible(struct kobject *kobj, struct attribute *a, int n)
319 {
320 struct device *dev = kobj_to_dev(kobj);
321 struct cxl_root_decoder *cxlrd = to_cxl_root_decoder(dev);
322
323 if (a == CXL_REGION_ATTR(create_pmem_region) && !can_create_pmem(cxlrd))
324 return 0;
325
326 if (a == CXL_REGION_ATTR(create_ram_region) && !can_create_ram(cxlrd))
327 return 0;
328
329 if (a == CXL_REGION_ATTR(delete_region) &&
330 !(can_create_pmem(cxlrd) || can_create_ram(cxlrd)))
331 return 0;
332
333 return a->mode;
334 }
335
336 static struct attribute_group cxl_decoder_root_attribute_group = {
337 .attrs = cxl_decoder_root_attrs,
338 .is_visible = cxl_root_decoder_visible,
339 };
340
341 static const struct attribute_group *cxl_decoder_root_attribute_groups[] = {
342 &cxl_decoder_root_attribute_group,
343 &cxl_decoder_base_attribute_group,
344 &cxl_base_attribute_group,
345 NULL,
346 };
347
348 static struct attribute *cxl_decoder_switch_attrs[] = {
349 &dev_attr_target_type.attr,
350 &dev_attr_target_list.attr,
351 SET_CXL_REGION_ATTR(region)
352 NULL,
353 };
354
355 static struct attribute_group cxl_decoder_switch_attribute_group = {
356 .attrs = cxl_decoder_switch_attrs,
357 };
358
359 static const struct attribute_group *cxl_decoder_switch_attribute_groups[] = {
360 &cxl_decoder_switch_attribute_group,
361 &cxl_decoder_base_attribute_group,
362 &cxl_base_attribute_group,
363 NULL,
364 };
365
366 static struct attribute *cxl_decoder_endpoint_attrs[] = {
367 &dev_attr_target_type.attr,
368 &dev_attr_mode.attr,
369 &dev_attr_dpa_size.attr,
370 &dev_attr_dpa_resource.attr,
371 SET_CXL_REGION_ATTR(region)
372 NULL,
373 };
374
375 static struct attribute_group cxl_decoder_endpoint_attribute_group = {
376 .attrs = cxl_decoder_endpoint_attrs,
377 };
378
379 static const struct attribute_group *cxl_decoder_endpoint_attribute_groups[] = {
380 &cxl_decoder_base_attribute_group,
381 &cxl_decoder_endpoint_attribute_group,
382 &cxl_base_attribute_group,
383 NULL,
384 };
385
__cxl_decoder_release(struct cxl_decoder * cxld)386 static void __cxl_decoder_release(struct cxl_decoder *cxld)
387 {
388 struct cxl_port *port = to_cxl_port(cxld->dev.parent);
389
390 ida_free(&port->decoder_ida, cxld->id);
391 put_device(&port->dev);
392 }
393
cxl_endpoint_decoder_release(struct device * dev)394 static void cxl_endpoint_decoder_release(struct device *dev)
395 {
396 struct cxl_endpoint_decoder *cxled = to_cxl_endpoint_decoder(dev);
397
398 __cxl_decoder_release(&cxled->cxld);
399 kfree(cxled);
400 }
401
cxl_switch_decoder_release(struct device * dev)402 static void cxl_switch_decoder_release(struct device *dev)
403 {
404 struct cxl_switch_decoder *cxlsd = to_cxl_switch_decoder(dev);
405
406 __cxl_decoder_release(&cxlsd->cxld);
407 kfree(cxlsd);
408 }
409
to_cxl_root_decoder(struct device * dev)410 struct cxl_root_decoder *to_cxl_root_decoder(struct device *dev)
411 {
412 if (dev_WARN_ONCE(dev, !is_root_decoder(dev),
413 "not a cxl_root_decoder device\n"))
414 return NULL;
415 return container_of(dev, struct cxl_root_decoder, cxlsd.cxld.dev);
416 }
417 EXPORT_SYMBOL_NS_GPL(to_cxl_root_decoder, CXL);
418
cxl_root_decoder_release(struct device * dev)419 static void cxl_root_decoder_release(struct device *dev)
420 {
421 struct cxl_root_decoder *cxlrd = to_cxl_root_decoder(dev);
422
423 if (atomic_read(&cxlrd->region_id) >= 0)
424 memregion_free(atomic_read(&cxlrd->region_id));
425 __cxl_decoder_release(&cxlrd->cxlsd.cxld);
426 kfree(cxlrd);
427 }
428
429 static const struct device_type cxl_decoder_endpoint_type = {
430 .name = "cxl_decoder_endpoint",
431 .release = cxl_endpoint_decoder_release,
432 .groups = cxl_decoder_endpoint_attribute_groups,
433 };
434
435 static const struct device_type cxl_decoder_switch_type = {
436 .name = "cxl_decoder_switch",
437 .release = cxl_switch_decoder_release,
438 .groups = cxl_decoder_switch_attribute_groups,
439 };
440
441 static const struct device_type cxl_decoder_root_type = {
442 .name = "cxl_decoder_root",
443 .release = cxl_root_decoder_release,
444 .groups = cxl_decoder_root_attribute_groups,
445 };
446
is_endpoint_decoder(struct device * dev)447 bool is_endpoint_decoder(struct device *dev)
448 {
449 return dev->type == &cxl_decoder_endpoint_type;
450 }
451 EXPORT_SYMBOL_NS_GPL(is_endpoint_decoder, CXL);
452
is_root_decoder(struct device * dev)453 bool is_root_decoder(struct device *dev)
454 {
455 return dev->type == &cxl_decoder_root_type;
456 }
457 EXPORT_SYMBOL_NS_GPL(is_root_decoder, CXL);
458
is_switch_decoder(struct device * dev)459 bool is_switch_decoder(struct device *dev)
460 {
461 return is_root_decoder(dev) || dev->type == &cxl_decoder_switch_type;
462 }
463 EXPORT_SYMBOL_NS_GPL(is_switch_decoder, CXL);
464
to_cxl_decoder(struct device * dev)465 struct cxl_decoder *to_cxl_decoder(struct device *dev)
466 {
467 if (dev_WARN_ONCE(dev,
468 !is_switch_decoder(dev) && !is_endpoint_decoder(dev),
469 "not a cxl_decoder device\n"))
470 return NULL;
471 return container_of(dev, struct cxl_decoder, dev);
472 }
473 EXPORT_SYMBOL_NS_GPL(to_cxl_decoder, CXL);
474
to_cxl_endpoint_decoder(struct device * dev)475 struct cxl_endpoint_decoder *to_cxl_endpoint_decoder(struct device *dev)
476 {
477 if (dev_WARN_ONCE(dev, !is_endpoint_decoder(dev),
478 "not a cxl_endpoint_decoder device\n"))
479 return NULL;
480 return container_of(dev, struct cxl_endpoint_decoder, cxld.dev);
481 }
482 EXPORT_SYMBOL_NS_GPL(to_cxl_endpoint_decoder, CXL);
483
to_cxl_switch_decoder(struct device * dev)484 struct cxl_switch_decoder *to_cxl_switch_decoder(struct device *dev)
485 {
486 if (dev_WARN_ONCE(dev, !is_switch_decoder(dev),
487 "not a cxl_switch_decoder device\n"))
488 return NULL;
489 return container_of(dev, struct cxl_switch_decoder, cxld.dev);
490 }
491 EXPORT_SYMBOL_NS_GPL(to_cxl_switch_decoder, CXL);
492
cxl_ep_release(struct cxl_ep * ep)493 static void cxl_ep_release(struct cxl_ep *ep)
494 {
495 put_device(ep->ep);
496 kfree(ep);
497 }
498
cxl_ep_remove(struct cxl_port * port,struct cxl_ep * ep)499 static void cxl_ep_remove(struct cxl_port *port, struct cxl_ep *ep)
500 {
501 if (!ep)
502 return;
503 xa_erase(&port->endpoints, (unsigned long) ep->ep);
504 cxl_ep_release(ep);
505 }
506
cxl_port_release(struct device * dev)507 static void cxl_port_release(struct device *dev)
508 {
509 struct cxl_port *port = to_cxl_port(dev);
510 unsigned long index;
511 struct cxl_ep *ep;
512
513 xa_for_each(&port->endpoints, index, ep)
514 cxl_ep_remove(port, ep);
515 xa_destroy(&port->endpoints);
516 xa_destroy(&port->dports);
517 xa_destroy(&port->regions);
518 ida_free(&cxl_port_ida, port->id);
519 kfree(port);
520 }
521
522 static const struct attribute_group *cxl_port_attribute_groups[] = {
523 &cxl_base_attribute_group,
524 NULL,
525 };
526
527 static const struct device_type cxl_port_type = {
528 .name = "cxl_port",
529 .release = cxl_port_release,
530 .groups = cxl_port_attribute_groups,
531 };
532
is_cxl_port(const struct device * dev)533 bool is_cxl_port(const struct device *dev)
534 {
535 return dev->type == &cxl_port_type;
536 }
537 EXPORT_SYMBOL_NS_GPL(is_cxl_port, CXL);
538
to_cxl_port(const struct device * dev)539 struct cxl_port *to_cxl_port(const struct device *dev)
540 {
541 if (dev_WARN_ONCE(dev, dev->type != &cxl_port_type,
542 "not a cxl_port device\n"))
543 return NULL;
544 return container_of(dev, struct cxl_port, dev);
545 }
546 EXPORT_SYMBOL_NS_GPL(to_cxl_port, CXL);
547
unregister_port(void * _port)548 static void unregister_port(void *_port)
549 {
550 struct cxl_port *port = _port;
551 struct cxl_port *parent;
552 struct device *lock_dev;
553
554 if (is_cxl_root(port))
555 parent = NULL;
556 else
557 parent = to_cxl_port(port->dev.parent);
558
559 /*
560 * CXL root port's and the first level of ports are unregistered
561 * under the platform firmware device lock, all other ports are
562 * unregistered while holding their parent port lock.
563 */
564 if (!parent)
565 lock_dev = port->uport;
566 else if (is_cxl_root(parent))
567 lock_dev = parent->uport;
568 else
569 lock_dev = &parent->dev;
570
571 device_lock_assert(lock_dev);
572 port->dead = true;
573 device_unregister(&port->dev);
574 }
575
cxl_unlink_uport(void * _port)576 static void cxl_unlink_uport(void *_port)
577 {
578 struct cxl_port *port = _port;
579
580 sysfs_remove_link(&port->dev.kobj, "uport");
581 }
582
devm_cxl_link_uport(struct device * host,struct cxl_port * port)583 static int devm_cxl_link_uport(struct device *host, struct cxl_port *port)
584 {
585 int rc;
586
587 rc = sysfs_create_link(&port->dev.kobj, &port->uport->kobj, "uport");
588 if (rc)
589 return rc;
590 return devm_add_action_or_reset(host, cxl_unlink_uport, port);
591 }
592
cxl_unlink_parent_dport(void * _port)593 static void cxl_unlink_parent_dport(void *_port)
594 {
595 struct cxl_port *port = _port;
596
597 sysfs_remove_link(&port->dev.kobj, "parent_dport");
598 }
599
devm_cxl_link_parent_dport(struct device * host,struct cxl_port * port,struct cxl_dport * parent_dport)600 static int devm_cxl_link_parent_dport(struct device *host,
601 struct cxl_port *port,
602 struct cxl_dport *parent_dport)
603 {
604 int rc;
605
606 if (!parent_dport)
607 return 0;
608
609 rc = sysfs_create_link(&port->dev.kobj, &parent_dport->dport->kobj,
610 "parent_dport");
611 if (rc)
612 return rc;
613 return devm_add_action_or_reset(host, cxl_unlink_parent_dport, port);
614 }
615
616 static struct lock_class_key cxl_port_key;
617
cxl_port_alloc(struct device * uport,resource_size_t component_reg_phys,struct cxl_dport * parent_dport)618 static struct cxl_port *cxl_port_alloc(struct device *uport,
619 resource_size_t component_reg_phys,
620 struct cxl_dport *parent_dport)
621 {
622 struct cxl_port *port;
623 struct device *dev;
624 int rc;
625
626 port = kzalloc(sizeof(*port), GFP_KERNEL);
627 if (!port)
628 return ERR_PTR(-ENOMEM);
629
630 rc = ida_alloc(&cxl_port_ida, GFP_KERNEL);
631 if (rc < 0)
632 goto err;
633 port->id = rc;
634 port->uport = uport;
635
636 /*
637 * The top-level cxl_port "cxl_root" does not have a cxl_port as
638 * its parent and it does not have any corresponding component
639 * registers as its decode is described by a fixed platform
640 * description.
641 */
642 dev = &port->dev;
643 if (parent_dport) {
644 struct cxl_port *parent_port = parent_dport->port;
645 struct cxl_port *iter;
646
647 dev->parent = &parent_port->dev;
648 port->depth = parent_port->depth + 1;
649 port->parent_dport = parent_dport;
650
651 /*
652 * walk to the host bridge, or the first ancestor that knows
653 * the host bridge
654 */
655 iter = port;
656 while (!iter->host_bridge &&
657 !is_cxl_root(to_cxl_port(iter->dev.parent)))
658 iter = to_cxl_port(iter->dev.parent);
659 if (iter->host_bridge)
660 port->host_bridge = iter->host_bridge;
661 else if (parent_dport->rch)
662 port->host_bridge = parent_dport->dport;
663 else
664 port->host_bridge = iter->uport;
665 dev_dbg(uport, "host-bridge: %s\n", dev_name(port->host_bridge));
666 } else
667 dev->parent = uport;
668
669 port->component_reg_phys = component_reg_phys;
670 ida_init(&port->decoder_ida);
671 port->hdm_end = -1;
672 port->commit_end = -1;
673 xa_init(&port->dports);
674 xa_init(&port->endpoints);
675 xa_init(&port->regions);
676
677 device_initialize(dev);
678 lockdep_set_class_and_subclass(&dev->mutex, &cxl_port_key, port->depth);
679 device_set_pm_not_required(dev);
680 dev->bus = &cxl_bus_type;
681 dev->type = &cxl_port_type;
682
683 return port;
684
685 err:
686 kfree(port);
687 return ERR_PTR(rc);
688 }
689
__devm_cxl_add_port(struct device * host,struct device * uport,resource_size_t component_reg_phys,struct cxl_dport * parent_dport)690 static struct cxl_port *__devm_cxl_add_port(struct device *host,
691 struct device *uport,
692 resource_size_t component_reg_phys,
693 struct cxl_dport *parent_dport)
694 {
695 struct cxl_port *port;
696 struct device *dev;
697 int rc;
698
699 port = cxl_port_alloc(uport, component_reg_phys, parent_dport);
700 if (IS_ERR(port))
701 return port;
702
703 dev = &port->dev;
704 if (is_cxl_memdev(uport))
705 rc = dev_set_name(dev, "endpoint%d", port->id);
706 else if (parent_dport)
707 rc = dev_set_name(dev, "port%d", port->id);
708 else
709 rc = dev_set_name(dev, "root%d", port->id);
710 if (rc)
711 goto err;
712
713 rc = device_add(dev);
714 if (rc)
715 goto err;
716
717 rc = devm_add_action_or_reset(host, unregister_port, port);
718 if (rc)
719 return ERR_PTR(rc);
720
721 rc = devm_cxl_link_uport(host, port);
722 if (rc)
723 return ERR_PTR(rc);
724
725 rc = devm_cxl_link_parent_dport(host, port, parent_dport);
726 if (rc)
727 return ERR_PTR(rc);
728
729 return port;
730
731 err:
732 put_device(dev);
733 return ERR_PTR(rc);
734 }
735
736 /**
737 * devm_cxl_add_port - register a cxl_port in CXL memory decode hierarchy
738 * @host: host device for devm operations
739 * @uport: "physical" device implementing this upstream port
740 * @component_reg_phys: (optional) for configurable cxl_port instances
741 * @parent_dport: next hop up in the CXL memory decode hierarchy
742 */
devm_cxl_add_port(struct device * host,struct device * uport,resource_size_t component_reg_phys,struct cxl_dport * parent_dport)743 struct cxl_port *devm_cxl_add_port(struct device *host, struct device *uport,
744 resource_size_t component_reg_phys,
745 struct cxl_dport *parent_dport)
746 {
747 struct cxl_port *port, *parent_port;
748
749 port = __devm_cxl_add_port(host, uport, component_reg_phys,
750 parent_dport);
751
752 parent_port = parent_dport ? parent_dport->port : NULL;
753 if (IS_ERR(port)) {
754 dev_dbg(uport, "Failed to add %s%s%s%s: %ld\n",
755 dev_name(&port->dev),
756 parent_port ? " to " : "",
757 parent_port ? dev_name(&parent_port->dev) : "",
758 parent_port ? "" : " (root port)",
759 PTR_ERR(port));
760 } else {
761 dev_dbg(uport, "%s added%s%s%s\n",
762 dev_name(&port->dev),
763 parent_port ? " to " : "",
764 parent_port ? dev_name(&parent_port->dev) : "",
765 parent_port ? "" : " (root port)");
766 }
767
768 return port;
769 }
770 EXPORT_SYMBOL_NS_GPL(devm_cxl_add_port, CXL);
771
cxl_port_to_pci_bus(struct cxl_port * port)772 struct pci_bus *cxl_port_to_pci_bus(struct cxl_port *port)
773 {
774 /* There is no pci_bus associated with a CXL platform-root port */
775 if (is_cxl_root(port))
776 return NULL;
777
778 if (dev_is_pci(port->uport)) {
779 struct pci_dev *pdev = to_pci_dev(port->uport);
780
781 return pdev->subordinate;
782 }
783
784 return xa_load(&cxl_root_buses, (unsigned long)port->uport);
785 }
786 EXPORT_SYMBOL_NS_GPL(cxl_port_to_pci_bus, CXL);
787
unregister_pci_bus(void * uport)788 static void unregister_pci_bus(void *uport)
789 {
790 xa_erase(&cxl_root_buses, (unsigned long)uport);
791 }
792
devm_cxl_register_pci_bus(struct device * host,struct device * uport,struct pci_bus * bus)793 int devm_cxl_register_pci_bus(struct device *host, struct device *uport,
794 struct pci_bus *bus)
795 {
796 int rc;
797
798 if (dev_is_pci(uport))
799 return -EINVAL;
800
801 rc = xa_insert(&cxl_root_buses, (unsigned long)uport, bus, GFP_KERNEL);
802 if (rc)
803 return rc;
804 return devm_add_action_or_reset(host, unregister_pci_bus, uport);
805 }
806 EXPORT_SYMBOL_NS_GPL(devm_cxl_register_pci_bus, CXL);
807
dev_is_cxl_root_child(struct device * dev)808 static bool dev_is_cxl_root_child(struct device *dev)
809 {
810 struct cxl_port *port, *parent;
811
812 if (!is_cxl_port(dev))
813 return false;
814
815 port = to_cxl_port(dev);
816 if (is_cxl_root(port))
817 return false;
818
819 parent = to_cxl_port(port->dev.parent);
820 if (is_cxl_root(parent))
821 return true;
822
823 return false;
824 }
825
826 /* Find a 2nd level CXL port that has a dport that is an ancestor of @match */
match_root_child(struct device * dev,const void * match)827 static int match_root_child(struct device *dev, const void *match)
828 {
829 const struct device *iter = NULL;
830 struct cxl_dport *dport;
831 struct cxl_port *port;
832
833 if (!dev_is_cxl_root_child(dev))
834 return 0;
835
836 port = to_cxl_port(dev);
837 iter = match;
838 while (iter) {
839 dport = cxl_find_dport_by_dev(port, iter);
840 if (dport)
841 break;
842 iter = iter->parent;
843 }
844
845 return !!iter;
846 }
847
find_cxl_root(struct device * dev)848 struct cxl_port *find_cxl_root(struct device *dev)
849 {
850 struct device *port_dev;
851 struct cxl_port *root;
852
853 port_dev = bus_find_device(&cxl_bus_type, NULL, dev, match_root_child);
854 if (!port_dev)
855 return NULL;
856
857 root = to_cxl_port(port_dev->parent);
858 get_device(&root->dev);
859 put_device(port_dev);
860 return root;
861 }
862 EXPORT_SYMBOL_NS_GPL(find_cxl_root, CXL);
863
find_dport(struct cxl_port * port,int id)864 static struct cxl_dport *find_dport(struct cxl_port *port, int id)
865 {
866 struct cxl_dport *dport;
867 unsigned long index;
868
869 device_lock_assert(&port->dev);
870 xa_for_each(&port->dports, index, dport)
871 if (dport->port_id == id)
872 return dport;
873 return NULL;
874 }
875
add_dport(struct cxl_port * port,struct cxl_dport * new)876 static int add_dport(struct cxl_port *port, struct cxl_dport *new)
877 {
878 struct cxl_dport *dup;
879 int rc;
880
881 device_lock_assert(&port->dev);
882 dup = find_dport(port, new->port_id);
883 if (dup) {
884 dev_err(&port->dev,
885 "unable to add dport%d-%s non-unique port id (%s)\n",
886 new->port_id, dev_name(new->dport),
887 dev_name(dup->dport));
888 return -EBUSY;
889 }
890
891 rc = xa_insert(&port->dports, (unsigned long)new->dport, new,
892 GFP_KERNEL);
893 if (rc)
894 return rc;
895
896 port->nr_dports++;
897 return 0;
898 }
899
900 /*
901 * Since root-level CXL dports cannot be enumerated by PCI they are not
902 * enumerated by the common port driver that acquires the port lock over
903 * dport add/remove. Instead, root dports are manually added by a
904 * platform driver and cond_cxl_root_lock() is used to take the missing
905 * port lock in that case.
906 */
cond_cxl_root_lock(struct cxl_port * port)907 static void cond_cxl_root_lock(struct cxl_port *port)
908 {
909 if (is_cxl_root(port))
910 device_lock(&port->dev);
911 }
912
cond_cxl_root_unlock(struct cxl_port * port)913 static void cond_cxl_root_unlock(struct cxl_port *port)
914 {
915 if (is_cxl_root(port))
916 device_unlock(&port->dev);
917 }
918
cxl_dport_remove(void * data)919 static void cxl_dport_remove(void *data)
920 {
921 struct cxl_dport *dport = data;
922 struct cxl_port *port = dport->port;
923
924 xa_erase(&port->dports, (unsigned long) dport->dport);
925 put_device(dport->dport);
926 }
927
cxl_dport_unlink(void * data)928 static void cxl_dport_unlink(void *data)
929 {
930 struct cxl_dport *dport = data;
931 struct cxl_port *port = dport->port;
932 char link_name[CXL_TARGET_STRLEN];
933
934 sprintf(link_name, "dport%d", dport->port_id);
935 sysfs_remove_link(&port->dev.kobj, link_name);
936 }
937
938 static struct cxl_dport *
__devm_cxl_add_dport(struct cxl_port * port,struct device * dport_dev,int port_id,resource_size_t component_reg_phys,resource_size_t rcrb)939 __devm_cxl_add_dport(struct cxl_port *port, struct device *dport_dev,
940 int port_id, resource_size_t component_reg_phys,
941 resource_size_t rcrb)
942 {
943 char link_name[CXL_TARGET_STRLEN];
944 struct cxl_dport *dport;
945 struct device *host;
946 int rc;
947
948 if (is_cxl_root(port))
949 host = port->uport;
950 else
951 host = &port->dev;
952
953 if (!host->driver) {
954 dev_WARN_ONCE(&port->dev, 1, "dport:%s bad devm context\n",
955 dev_name(dport_dev));
956 return ERR_PTR(-ENXIO);
957 }
958
959 if (snprintf(link_name, CXL_TARGET_STRLEN, "dport%d", port_id) >=
960 CXL_TARGET_STRLEN)
961 return ERR_PTR(-EINVAL);
962
963 dport = devm_kzalloc(host, sizeof(*dport), GFP_KERNEL);
964 if (!dport)
965 return ERR_PTR(-ENOMEM);
966
967 dport->dport = dport_dev;
968 dport->port_id = port_id;
969 dport->component_reg_phys = component_reg_phys;
970 dport->port = port;
971 if (rcrb != CXL_RESOURCE_NONE)
972 dport->rch = true;
973 dport->rcrb = rcrb;
974
975 cond_cxl_root_lock(port);
976 rc = add_dport(port, dport);
977 cond_cxl_root_unlock(port);
978 if (rc)
979 return ERR_PTR(rc);
980
981 get_device(dport_dev);
982 rc = devm_add_action_or_reset(host, cxl_dport_remove, dport);
983 if (rc)
984 return ERR_PTR(rc);
985
986 rc = sysfs_create_link(&port->dev.kobj, &dport_dev->kobj, link_name);
987 if (rc)
988 return ERR_PTR(rc);
989
990 rc = devm_add_action_or_reset(host, cxl_dport_unlink, dport);
991 if (rc)
992 return ERR_PTR(rc);
993
994 return dport;
995 }
996
997 /**
998 * devm_cxl_add_dport - append VH downstream port data to a cxl_port
999 * @port: the cxl_port that references this dport
1000 * @dport_dev: firmware or PCI device representing the dport
1001 * @port_id: identifier for this dport in a decoder's target list
1002 * @component_reg_phys: optional location of CXL component registers
1003 *
1004 * Note that dports are appended to the devm release action's of the
1005 * either the port's host (for root ports), or the port itself (for
1006 * switch ports)
1007 */
devm_cxl_add_dport(struct cxl_port * port,struct device * dport_dev,int port_id,resource_size_t component_reg_phys)1008 struct cxl_dport *devm_cxl_add_dport(struct cxl_port *port,
1009 struct device *dport_dev, int port_id,
1010 resource_size_t component_reg_phys)
1011 {
1012 struct cxl_dport *dport;
1013
1014 dport = __devm_cxl_add_dport(port, dport_dev, port_id,
1015 component_reg_phys, CXL_RESOURCE_NONE);
1016 if (IS_ERR(dport)) {
1017 dev_dbg(dport_dev, "failed to add dport to %s: %ld\n",
1018 dev_name(&port->dev), PTR_ERR(dport));
1019 } else {
1020 dev_dbg(dport_dev, "dport added to %s\n",
1021 dev_name(&port->dev));
1022 }
1023
1024 return dport;
1025 }
1026 EXPORT_SYMBOL_NS_GPL(devm_cxl_add_dport, CXL);
1027
1028 /**
1029 * devm_cxl_add_rch_dport - append RCH downstream port data to a cxl_port
1030 * @port: the cxl_port that references this dport
1031 * @dport_dev: firmware or PCI device representing the dport
1032 * @port_id: identifier for this dport in a decoder's target list
1033 * @component_reg_phys: optional location of CXL component registers
1034 * @rcrb: mandatory location of a Root Complex Register Block
1035 *
1036 * See CXL 3.0 9.11.8 CXL Devices Attached to an RCH
1037 */
devm_cxl_add_rch_dport(struct cxl_port * port,struct device * dport_dev,int port_id,resource_size_t component_reg_phys,resource_size_t rcrb)1038 struct cxl_dport *devm_cxl_add_rch_dport(struct cxl_port *port,
1039 struct device *dport_dev, int port_id,
1040 resource_size_t component_reg_phys,
1041 resource_size_t rcrb)
1042 {
1043 struct cxl_dport *dport;
1044
1045 if (rcrb == CXL_RESOURCE_NONE) {
1046 dev_dbg(&port->dev, "failed to add RCH dport, missing RCRB\n");
1047 return ERR_PTR(-EINVAL);
1048 }
1049
1050 dport = __devm_cxl_add_dport(port, dport_dev, port_id,
1051 component_reg_phys, rcrb);
1052 if (IS_ERR(dport)) {
1053 dev_dbg(dport_dev, "failed to add RCH dport to %s: %ld\n",
1054 dev_name(&port->dev), PTR_ERR(dport));
1055 } else {
1056 dev_dbg(dport_dev, "RCH dport added to %s\n",
1057 dev_name(&port->dev));
1058 }
1059
1060 return dport;
1061 }
1062 EXPORT_SYMBOL_NS_GPL(devm_cxl_add_rch_dport, CXL);
1063
add_ep(struct cxl_ep * new)1064 static int add_ep(struct cxl_ep *new)
1065 {
1066 struct cxl_port *port = new->dport->port;
1067 int rc;
1068
1069 device_lock(&port->dev);
1070 if (port->dead) {
1071 device_unlock(&port->dev);
1072 return -ENXIO;
1073 }
1074 rc = xa_insert(&port->endpoints, (unsigned long)new->ep, new,
1075 GFP_KERNEL);
1076 device_unlock(&port->dev);
1077
1078 return rc;
1079 }
1080
1081 /**
1082 * cxl_add_ep - register an endpoint's interest in a port
1083 * @dport: the dport that routes to @ep_dev
1084 * @ep_dev: device representing the endpoint
1085 *
1086 * Intermediate CXL ports are scanned based on the arrival of endpoints.
1087 * When those endpoints depart the port can be destroyed once all
1088 * endpoints that care about that port have been removed.
1089 */
cxl_add_ep(struct cxl_dport * dport,struct device * ep_dev)1090 static int cxl_add_ep(struct cxl_dport *dport, struct device *ep_dev)
1091 {
1092 struct cxl_ep *ep;
1093 int rc;
1094
1095 ep = kzalloc(sizeof(*ep), GFP_KERNEL);
1096 if (!ep)
1097 return -ENOMEM;
1098
1099 ep->ep = get_device(ep_dev);
1100 ep->dport = dport;
1101
1102 rc = add_ep(ep);
1103 if (rc)
1104 cxl_ep_release(ep);
1105 return rc;
1106 }
1107
1108 struct cxl_find_port_ctx {
1109 const struct device *dport_dev;
1110 const struct cxl_port *parent_port;
1111 struct cxl_dport **dport;
1112 };
1113
match_port_by_dport(struct device * dev,const void * data)1114 static int match_port_by_dport(struct device *dev, const void *data)
1115 {
1116 const struct cxl_find_port_ctx *ctx = data;
1117 struct cxl_dport *dport;
1118 struct cxl_port *port;
1119
1120 if (!is_cxl_port(dev))
1121 return 0;
1122 if (ctx->parent_port && dev->parent != &ctx->parent_port->dev)
1123 return 0;
1124
1125 port = to_cxl_port(dev);
1126 dport = cxl_find_dport_by_dev(port, ctx->dport_dev);
1127 if (ctx->dport)
1128 *ctx->dport = dport;
1129 return dport != NULL;
1130 }
1131
__find_cxl_port(struct cxl_find_port_ctx * ctx)1132 static struct cxl_port *__find_cxl_port(struct cxl_find_port_ctx *ctx)
1133 {
1134 struct device *dev;
1135
1136 if (!ctx->dport_dev)
1137 return NULL;
1138
1139 dev = bus_find_device(&cxl_bus_type, NULL, ctx, match_port_by_dport);
1140 if (dev)
1141 return to_cxl_port(dev);
1142 return NULL;
1143 }
1144
find_cxl_port(struct device * dport_dev,struct cxl_dport ** dport)1145 static struct cxl_port *find_cxl_port(struct device *dport_dev,
1146 struct cxl_dport **dport)
1147 {
1148 struct cxl_find_port_ctx ctx = {
1149 .dport_dev = dport_dev,
1150 .dport = dport,
1151 };
1152 struct cxl_port *port;
1153
1154 port = __find_cxl_port(&ctx);
1155 return port;
1156 }
1157
find_cxl_port_at(struct cxl_port * parent_port,struct device * dport_dev,struct cxl_dport ** dport)1158 static struct cxl_port *find_cxl_port_at(struct cxl_port *parent_port,
1159 struct device *dport_dev,
1160 struct cxl_dport **dport)
1161 {
1162 struct cxl_find_port_ctx ctx = {
1163 .dport_dev = dport_dev,
1164 .parent_port = parent_port,
1165 .dport = dport,
1166 };
1167 struct cxl_port *port;
1168
1169 port = __find_cxl_port(&ctx);
1170 return port;
1171 }
1172
1173 /*
1174 * All users of grandparent() are using it to walk PCIe-like switch port
1175 * hierarchy. A PCIe switch is comprised of a bridge device representing the
1176 * upstream switch port and N bridges representing downstream switch ports. When
1177 * bridges stack the grand-parent of a downstream switch port is another
1178 * downstream switch port in the immediate ancestor switch.
1179 */
grandparent(struct device * dev)1180 static struct device *grandparent(struct device *dev)
1181 {
1182 if (dev && dev->parent)
1183 return dev->parent->parent;
1184 return NULL;
1185 }
1186
delete_endpoint(void * data)1187 static void delete_endpoint(void *data)
1188 {
1189 struct cxl_memdev *cxlmd = data;
1190 struct cxl_port *endpoint = dev_get_drvdata(&cxlmd->dev);
1191 struct cxl_port *parent_port;
1192 struct device *parent;
1193
1194 parent_port = cxl_mem_find_port(cxlmd, NULL);
1195 if (!parent_port)
1196 goto out;
1197 parent = &parent_port->dev;
1198
1199 device_lock(parent);
1200 if (parent->driver && !endpoint->dead) {
1201 devm_release_action(parent, cxl_unlink_parent_dport, endpoint);
1202 devm_release_action(parent, cxl_unlink_uport, endpoint);
1203 devm_release_action(parent, unregister_port, endpoint);
1204 }
1205 device_unlock(parent);
1206 put_device(parent);
1207 out:
1208 put_device(&endpoint->dev);
1209 }
1210
cxl_endpoint_autoremove(struct cxl_memdev * cxlmd,struct cxl_port * endpoint)1211 int cxl_endpoint_autoremove(struct cxl_memdev *cxlmd, struct cxl_port *endpoint)
1212 {
1213 struct device *dev = &cxlmd->dev;
1214
1215 get_device(&endpoint->dev);
1216 dev_set_drvdata(dev, endpoint);
1217 cxlmd->depth = endpoint->depth;
1218 return devm_add_action_or_reset(dev, delete_endpoint, cxlmd);
1219 }
1220 EXPORT_SYMBOL_NS_GPL(cxl_endpoint_autoremove, CXL);
1221
1222 /*
1223 * The natural end of life of a non-root 'cxl_port' is when its parent port goes
1224 * through a ->remove() event ("top-down" unregistration). The unnatural trigger
1225 * for a port to be unregistered is when all memdevs beneath that port have gone
1226 * through ->remove(). This "bottom-up" removal selectively removes individual
1227 * child ports manually. This depends on devm_cxl_add_port() to not change is
1228 * devm action registration order, and for dports to have already been
1229 * destroyed by reap_dports().
1230 */
delete_switch_port(struct cxl_port * port)1231 static void delete_switch_port(struct cxl_port *port)
1232 {
1233 devm_release_action(port->dev.parent, cxl_unlink_parent_dport, port);
1234 devm_release_action(port->dev.parent, cxl_unlink_uport, port);
1235 devm_release_action(port->dev.parent, unregister_port, port);
1236 }
1237
reap_dports(struct cxl_port * port)1238 static void reap_dports(struct cxl_port *port)
1239 {
1240 struct cxl_dport *dport;
1241 unsigned long index;
1242
1243 device_lock_assert(&port->dev);
1244
1245 xa_for_each(&port->dports, index, dport) {
1246 devm_release_action(&port->dev, cxl_dport_unlink, dport);
1247 devm_release_action(&port->dev, cxl_dport_remove, dport);
1248 devm_kfree(&port->dev, dport);
1249 }
1250 }
1251
1252 struct detach_ctx {
1253 struct cxl_memdev *cxlmd;
1254 int depth;
1255 };
1256
port_has_memdev(struct device * dev,const void * data)1257 static int port_has_memdev(struct device *dev, const void *data)
1258 {
1259 const struct detach_ctx *ctx = data;
1260 struct cxl_port *port;
1261
1262 if (!is_cxl_port(dev))
1263 return 0;
1264
1265 port = to_cxl_port(dev);
1266 if (port->depth != ctx->depth)
1267 return 0;
1268
1269 return !!cxl_ep_load(port, ctx->cxlmd);
1270 }
1271
cxl_detach_ep(void * data)1272 static void cxl_detach_ep(void *data)
1273 {
1274 struct cxl_memdev *cxlmd = data;
1275
1276 for (int i = cxlmd->depth - 1; i >= 1; i--) {
1277 struct cxl_port *port, *parent_port;
1278 struct detach_ctx ctx = {
1279 .cxlmd = cxlmd,
1280 .depth = i,
1281 };
1282 struct device *dev;
1283 struct cxl_ep *ep;
1284 bool died = false;
1285
1286 dev = bus_find_device(&cxl_bus_type, NULL, &ctx,
1287 port_has_memdev);
1288 if (!dev)
1289 continue;
1290 port = to_cxl_port(dev);
1291
1292 parent_port = to_cxl_port(port->dev.parent);
1293 device_lock(&parent_port->dev);
1294 device_lock(&port->dev);
1295 ep = cxl_ep_load(port, cxlmd);
1296 dev_dbg(&cxlmd->dev, "disconnect %s from %s\n",
1297 ep ? dev_name(ep->ep) : "", dev_name(&port->dev));
1298 cxl_ep_remove(port, ep);
1299 if (ep && !port->dead && xa_empty(&port->endpoints) &&
1300 !is_cxl_root(parent_port) && parent_port->dev.driver) {
1301 /*
1302 * This was the last ep attached to a dynamically
1303 * enumerated port. Block new cxl_add_ep() and garbage
1304 * collect the port.
1305 */
1306 died = true;
1307 port->dead = true;
1308 reap_dports(port);
1309 }
1310 device_unlock(&port->dev);
1311
1312 if (died) {
1313 dev_dbg(&cxlmd->dev, "delete %s\n",
1314 dev_name(&port->dev));
1315 delete_switch_port(port);
1316 }
1317 put_device(&port->dev);
1318 device_unlock(&parent_port->dev);
1319 }
1320 }
1321
find_component_registers(struct device * dev)1322 static resource_size_t find_component_registers(struct device *dev)
1323 {
1324 struct cxl_register_map map;
1325 struct pci_dev *pdev;
1326
1327 /*
1328 * Theoretically, CXL component registers can be hosted on a
1329 * non-PCI device, in practice, only cxl_test hits this case.
1330 */
1331 if (!dev_is_pci(dev))
1332 return CXL_RESOURCE_NONE;
1333
1334 pdev = to_pci_dev(dev);
1335
1336 cxl_find_regblock(pdev, CXL_REGLOC_RBI_COMPONENT, &map);
1337 return map.resource;
1338 }
1339
add_port_attach_ep(struct cxl_memdev * cxlmd,struct device * uport_dev,struct device * dport_dev)1340 static int add_port_attach_ep(struct cxl_memdev *cxlmd,
1341 struct device *uport_dev,
1342 struct device *dport_dev)
1343 {
1344 struct device *dparent = grandparent(dport_dev);
1345 struct cxl_port *port, *parent_port = NULL;
1346 struct cxl_dport *dport, *parent_dport;
1347 resource_size_t component_reg_phys;
1348 int rc;
1349
1350 if (!dparent) {
1351 /*
1352 * The iteration reached the topology root without finding the
1353 * CXL-root 'cxl_port' on a previous iteration, fail for now to
1354 * be re-probed after platform driver attaches.
1355 */
1356 dev_dbg(&cxlmd->dev, "%s is a root dport\n",
1357 dev_name(dport_dev));
1358 return -ENXIO;
1359 }
1360
1361 parent_port = find_cxl_port(dparent, &parent_dport);
1362 if (!parent_port) {
1363 /* iterate to create this parent_port */
1364 return -EAGAIN;
1365 }
1366
1367 device_lock(&parent_port->dev);
1368 if (!parent_port->dev.driver) {
1369 dev_warn(&cxlmd->dev,
1370 "port %s:%s disabled, failed to enumerate CXL.mem\n",
1371 dev_name(&parent_port->dev), dev_name(uport_dev));
1372 port = ERR_PTR(-ENXIO);
1373 goto out;
1374 }
1375
1376 port = find_cxl_port_at(parent_port, dport_dev, &dport);
1377 if (!port) {
1378 component_reg_phys = find_component_registers(uport_dev);
1379 port = devm_cxl_add_port(&parent_port->dev, uport_dev,
1380 component_reg_phys, parent_dport);
1381 /* retry find to pick up the new dport information */
1382 if (!IS_ERR(port))
1383 port = find_cxl_port_at(parent_port, dport_dev, &dport);
1384 }
1385 out:
1386 device_unlock(&parent_port->dev);
1387
1388 if (IS_ERR(port))
1389 rc = PTR_ERR(port);
1390 else {
1391 dev_dbg(&cxlmd->dev, "add to new port %s:%s\n",
1392 dev_name(&port->dev), dev_name(port->uport));
1393 rc = cxl_add_ep(dport, &cxlmd->dev);
1394 if (rc == -EBUSY) {
1395 /*
1396 * "can't" happen, but this error code means
1397 * something to the caller, so translate it.
1398 */
1399 rc = -ENXIO;
1400 }
1401 put_device(&port->dev);
1402 }
1403
1404 put_device(&parent_port->dev);
1405 return rc;
1406 }
1407
devm_cxl_enumerate_ports(struct cxl_memdev * cxlmd)1408 int devm_cxl_enumerate_ports(struct cxl_memdev *cxlmd)
1409 {
1410 struct device *dev = &cxlmd->dev;
1411 struct device *iter;
1412 int rc;
1413
1414 /*
1415 * Skip intermediate port enumeration in the RCH case, there
1416 * are no ports in between a host bridge and an endpoint.
1417 */
1418 if (cxlmd->cxlds->rcd)
1419 return 0;
1420
1421 rc = devm_add_action_or_reset(&cxlmd->dev, cxl_detach_ep, cxlmd);
1422 if (rc)
1423 return rc;
1424
1425 /*
1426 * Scan for and add all cxl_ports in this device's ancestry.
1427 * Repeat until no more ports are added. Abort if a port add
1428 * attempt fails.
1429 */
1430 retry:
1431 for (iter = dev; iter; iter = grandparent(iter)) {
1432 struct device *dport_dev = grandparent(iter);
1433 struct device *uport_dev;
1434 struct cxl_dport *dport;
1435 struct cxl_port *port;
1436
1437 if (!dport_dev)
1438 return 0;
1439
1440 uport_dev = dport_dev->parent;
1441 if (!uport_dev) {
1442 dev_warn(dev, "at %s no parent for dport: %s\n",
1443 dev_name(iter), dev_name(dport_dev));
1444 return -ENXIO;
1445 }
1446
1447 dev_dbg(dev, "scan: iter: %s dport_dev: %s parent: %s\n",
1448 dev_name(iter), dev_name(dport_dev),
1449 dev_name(uport_dev));
1450 port = find_cxl_port(dport_dev, &dport);
1451 if (port) {
1452 dev_dbg(&cxlmd->dev,
1453 "found already registered port %s:%s\n",
1454 dev_name(&port->dev), dev_name(port->uport));
1455 rc = cxl_add_ep(dport, &cxlmd->dev);
1456
1457 /*
1458 * If the endpoint already exists in the port's list,
1459 * that's ok, it was added on a previous pass.
1460 * Otherwise, retry in add_port_attach_ep() after taking
1461 * the parent_port lock as the current port may be being
1462 * reaped.
1463 */
1464 if (rc && rc != -EBUSY) {
1465 put_device(&port->dev);
1466 return rc;
1467 }
1468
1469 /* Any more ports to add between this one and the root? */
1470 if (!dev_is_cxl_root_child(&port->dev)) {
1471 put_device(&port->dev);
1472 continue;
1473 }
1474
1475 put_device(&port->dev);
1476 return 0;
1477 }
1478
1479 rc = add_port_attach_ep(cxlmd, uport_dev, dport_dev);
1480 /* port missing, try to add parent */
1481 if (rc == -EAGAIN)
1482 continue;
1483 /* failed to add ep or port */
1484 if (rc)
1485 return rc;
1486 /* port added, new descendants possible, start over */
1487 goto retry;
1488 }
1489
1490 return 0;
1491 }
1492 EXPORT_SYMBOL_NS_GPL(devm_cxl_enumerate_ports, CXL);
1493
cxl_mem_find_port(struct cxl_memdev * cxlmd,struct cxl_dport ** dport)1494 struct cxl_port *cxl_mem_find_port(struct cxl_memdev *cxlmd,
1495 struct cxl_dport **dport)
1496 {
1497 return find_cxl_port(grandparent(&cxlmd->dev), dport);
1498 }
1499 EXPORT_SYMBOL_NS_GPL(cxl_mem_find_port, CXL);
1500
decoder_populate_targets(struct cxl_switch_decoder * cxlsd,struct cxl_port * port,int * target_map)1501 static int decoder_populate_targets(struct cxl_switch_decoder *cxlsd,
1502 struct cxl_port *port, int *target_map)
1503 {
1504 int i, rc = 0;
1505
1506 if (!target_map)
1507 return 0;
1508
1509 device_lock_assert(&port->dev);
1510
1511 if (xa_empty(&port->dports))
1512 return -EINVAL;
1513
1514 write_seqlock(&cxlsd->target_lock);
1515 for (i = 0; i < cxlsd->nr_targets; i++) {
1516 struct cxl_dport *dport = find_dport(port, target_map[i]);
1517
1518 if (!dport) {
1519 rc = -ENXIO;
1520 break;
1521 }
1522 cxlsd->target[i] = dport;
1523 }
1524 write_sequnlock(&cxlsd->target_lock);
1525
1526 return rc;
1527 }
1528
cxl_hb_modulo(struct cxl_root_decoder * cxlrd,int pos)1529 struct cxl_dport *cxl_hb_modulo(struct cxl_root_decoder *cxlrd, int pos)
1530 {
1531 struct cxl_switch_decoder *cxlsd = &cxlrd->cxlsd;
1532 struct cxl_decoder *cxld = &cxlsd->cxld;
1533 int iw;
1534
1535 iw = cxld->interleave_ways;
1536 if (dev_WARN_ONCE(&cxld->dev, iw != cxlsd->nr_targets,
1537 "misconfigured root decoder\n"))
1538 return NULL;
1539
1540 return cxlrd->cxlsd.target[pos % iw];
1541 }
1542 EXPORT_SYMBOL_NS_GPL(cxl_hb_modulo, CXL);
1543
1544 static struct lock_class_key cxl_decoder_key;
1545
1546 /**
1547 * cxl_decoder_init - Common decoder setup / initialization
1548 * @port: owning port of this decoder
1549 * @cxld: common decoder properties to initialize
1550 *
1551 * A port may contain one or more decoders. Each of those decoders
1552 * enable some address space for CXL.mem utilization. A decoder is
1553 * expected to be configured by the caller before registering via
1554 * cxl_decoder_add()
1555 */
cxl_decoder_init(struct cxl_port * port,struct cxl_decoder * cxld)1556 static int cxl_decoder_init(struct cxl_port *port, struct cxl_decoder *cxld)
1557 {
1558 struct device *dev;
1559 int rc;
1560
1561 rc = ida_alloc(&port->decoder_ida, GFP_KERNEL);
1562 if (rc < 0)
1563 return rc;
1564
1565 /* need parent to stick around to release the id */
1566 get_device(&port->dev);
1567 cxld->id = rc;
1568
1569 dev = &cxld->dev;
1570 device_initialize(dev);
1571 lockdep_set_class(&dev->mutex, &cxl_decoder_key);
1572 device_set_pm_not_required(dev);
1573 dev->parent = &port->dev;
1574 dev->bus = &cxl_bus_type;
1575
1576 /* Pre initialize an "empty" decoder */
1577 cxld->interleave_ways = 1;
1578 cxld->interleave_granularity = PAGE_SIZE;
1579 cxld->target_type = CXL_DECODER_EXPANDER;
1580 cxld->hpa_range = (struct range) {
1581 .start = 0,
1582 .end = -1,
1583 };
1584
1585 return 0;
1586 }
1587
cxl_switch_decoder_init(struct cxl_port * port,struct cxl_switch_decoder * cxlsd,int nr_targets)1588 static int cxl_switch_decoder_init(struct cxl_port *port,
1589 struct cxl_switch_decoder *cxlsd,
1590 int nr_targets)
1591 {
1592 if (nr_targets > CXL_DECODER_MAX_INTERLEAVE)
1593 return -EINVAL;
1594
1595 cxlsd->nr_targets = nr_targets;
1596 seqlock_init(&cxlsd->target_lock);
1597 return cxl_decoder_init(port, &cxlsd->cxld);
1598 }
1599
1600 /**
1601 * cxl_root_decoder_alloc - Allocate a root level decoder
1602 * @port: owning CXL root of this decoder
1603 * @nr_targets: static number of downstream targets
1604 * @calc_hb: which host bridge covers the n'th position by granularity
1605 *
1606 * Return: A new cxl decoder to be registered by cxl_decoder_add(). A
1607 * 'CXL root' decoder is one that decodes from a top-level / static platform
1608 * firmware description of CXL resources into a CXL standard decode
1609 * topology.
1610 */
cxl_root_decoder_alloc(struct cxl_port * port,unsigned int nr_targets,cxl_calc_hb_fn calc_hb)1611 struct cxl_root_decoder *cxl_root_decoder_alloc(struct cxl_port *port,
1612 unsigned int nr_targets,
1613 cxl_calc_hb_fn calc_hb)
1614 {
1615 struct cxl_root_decoder *cxlrd;
1616 struct cxl_switch_decoder *cxlsd;
1617 struct cxl_decoder *cxld;
1618 int rc;
1619
1620 if (!is_cxl_root(port))
1621 return ERR_PTR(-EINVAL);
1622
1623 cxlrd = kzalloc(struct_size(cxlrd, cxlsd.target, nr_targets),
1624 GFP_KERNEL);
1625 if (!cxlrd)
1626 return ERR_PTR(-ENOMEM);
1627
1628 cxlsd = &cxlrd->cxlsd;
1629 rc = cxl_switch_decoder_init(port, cxlsd, nr_targets);
1630 if (rc) {
1631 kfree(cxlrd);
1632 return ERR_PTR(rc);
1633 }
1634
1635 cxlrd->calc_hb = calc_hb;
1636 mutex_init(&cxlrd->range_lock);
1637
1638 cxld = &cxlsd->cxld;
1639 cxld->dev.type = &cxl_decoder_root_type;
1640 /*
1641 * cxl_root_decoder_release() special cases negative ids to
1642 * detect memregion_alloc() failures.
1643 */
1644 atomic_set(&cxlrd->region_id, -1);
1645 rc = memregion_alloc(GFP_KERNEL);
1646 if (rc < 0) {
1647 put_device(&cxld->dev);
1648 return ERR_PTR(rc);
1649 }
1650
1651 atomic_set(&cxlrd->region_id, rc);
1652 return cxlrd;
1653 }
1654 EXPORT_SYMBOL_NS_GPL(cxl_root_decoder_alloc, CXL);
1655
1656 /**
1657 * cxl_switch_decoder_alloc - Allocate a switch level decoder
1658 * @port: owning CXL switch port of this decoder
1659 * @nr_targets: max number of dynamically addressable downstream targets
1660 *
1661 * Return: A new cxl decoder to be registered by cxl_decoder_add(). A
1662 * 'switch' decoder is any decoder that can be enumerated by PCIe
1663 * topology and the HDM Decoder Capability. This includes the decoders
1664 * that sit between Switch Upstream Ports / Switch Downstream Ports and
1665 * Host Bridges / Root Ports.
1666 */
cxl_switch_decoder_alloc(struct cxl_port * port,unsigned int nr_targets)1667 struct cxl_switch_decoder *cxl_switch_decoder_alloc(struct cxl_port *port,
1668 unsigned int nr_targets)
1669 {
1670 struct cxl_switch_decoder *cxlsd;
1671 struct cxl_decoder *cxld;
1672 int rc;
1673
1674 if (is_cxl_root(port) || is_cxl_endpoint(port))
1675 return ERR_PTR(-EINVAL);
1676
1677 cxlsd = kzalloc(struct_size(cxlsd, target, nr_targets), GFP_KERNEL);
1678 if (!cxlsd)
1679 return ERR_PTR(-ENOMEM);
1680
1681 rc = cxl_switch_decoder_init(port, cxlsd, nr_targets);
1682 if (rc) {
1683 kfree(cxlsd);
1684 return ERR_PTR(rc);
1685 }
1686
1687 cxld = &cxlsd->cxld;
1688 cxld->dev.type = &cxl_decoder_switch_type;
1689 return cxlsd;
1690 }
1691 EXPORT_SYMBOL_NS_GPL(cxl_switch_decoder_alloc, CXL);
1692
1693 /**
1694 * cxl_endpoint_decoder_alloc - Allocate an endpoint decoder
1695 * @port: owning port of this decoder
1696 *
1697 * Return: A new cxl decoder to be registered by cxl_decoder_add()
1698 */
cxl_endpoint_decoder_alloc(struct cxl_port * port)1699 struct cxl_endpoint_decoder *cxl_endpoint_decoder_alloc(struct cxl_port *port)
1700 {
1701 struct cxl_endpoint_decoder *cxled;
1702 struct cxl_decoder *cxld;
1703 int rc;
1704
1705 if (!is_cxl_endpoint(port))
1706 return ERR_PTR(-EINVAL);
1707
1708 cxled = kzalloc(sizeof(*cxled), GFP_KERNEL);
1709 if (!cxled)
1710 return ERR_PTR(-ENOMEM);
1711
1712 cxled->pos = -1;
1713 cxld = &cxled->cxld;
1714 rc = cxl_decoder_init(port, cxld);
1715 if (rc) {
1716 kfree(cxled);
1717 return ERR_PTR(rc);
1718 }
1719
1720 cxld->dev.type = &cxl_decoder_endpoint_type;
1721 return cxled;
1722 }
1723 EXPORT_SYMBOL_NS_GPL(cxl_endpoint_decoder_alloc, CXL);
1724
1725 /**
1726 * cxl_decoder_add_locked - Add a decoder with targets
1727 * @cxld: The cxl decoder allocated by cxl_<type>_decoder_alloc()
1728 * @target_map: A list of downstream ports that this decoder can direct memory
1729 * traffic to. These numbers should correspond with the port number
1730 * in the PCIe Link Capabilities structure.
1731 *
1732 * Certain types of decoders may not have any targets. The main example of this
1733 * is an endpoint device. A more awkward example is a hostbridge whose root
1734 * ports get hot added (technically possible, though unlikely).
1735 *
1736 * This is the locked variant of cxl_decoder_add().
1737 *
1738 * Context: Process context. Expects the device lock of the port that owns the
1739 * @cxld to be held.
1740 *
1741 * Return: Negative error code if the decoder wasn't properly configured; else
1742 * returns 0.
1743 */
cxl_decoder_add_locked(struct cxl_decoder * cxld,int * target_map)1744 int cxl_decoder_add_locked(struct cxl_decoder *cxld, int *target_map)
1745 {
1746 struct cxl_port *port;
1747 struct device *dev;
1748 int rc;
1749
1750 if (WARN_ON_ONCE(!cxld))
1751 return -EINVAL;
1752
1753 if (WARN_ON_ONCE(IS_ERR(cxld)))
1754 return PTR_ERR(cxld);
1755
1756 if (cxld->interleave_ways < 1)
1757 return -EINVAL;
1758
1759 dev = &cxld->dev;
1760
1761 port = to_cxl_port(cxld->dev.parent);
1762 if (!is_endpoint_decoder(dev)) {
1763 struct cxl_switch_decoder *cxlsd = to_cxl_switch_decoder(dev);
1764
1765 rc = decoder_populate_targets(cxlsd, port, target_map);
1766 if (rc && (cxld->flags & CXL_DECODER_F_ENABLE)) {
1767 dev_err(&port->dev,
1768 "Failed to populate active decoder targets\n");
1769 return rc;
1770 }
1771 }
1772
1773 rc = dev_set_name(dev, "decoder%d.%d", port->id, cxld->id);
1774 if (rc)
1775 return rc;
1776
1777 return device_add(dev);
1778 }
1779 EXPORT_SYMBOL_NS_GPL(cxl_decoder_add_locked, CXL);
1780
1781 /**
1782 * cxl_decoder_add - Add a decoder with targets
1783 * @cxld: The cxl decoder allocated by cxl_<type>_decoder_alloc()
1784 * @target_map: A list of downstream ports that this decoder can direct memory
1785 * traffic to. These numbers should correspond with the port number
1786 * in the PCIe Link Capabilities structure.
1787 *
1788 * This is the unlocked variant of cxl_decoder_add_locked().
1789 * See cxl_decoder_add_locked().
1790 *
1791 * Context: Process context. Takes and releases the device lock of the port that
1792 * owns the @cxld.
1793 */
cxl_decoder_add(struct cxl_decoder * cxld,int * target_map)1794 int cxl_decoder_add(struct cxl_decoder *cxld, int *target_map)
1795 {
1796 struct cxl_port *port;
1797 int rc;
1798
1799 if (WARN_ON_ONCE(!cxld))
1800 return -EINVAL;
1801
1802 if (WARN_ON_ONCE(IS_ERR(cxld)))
1803 return PTR_ERR(cxld);
1804
1805 port = to_cxl_port(cxld->dev.parent);
1806
1807 device_lock(&port->dev);
1808 rc = cxl_decoder_add_locked(cxld, target_map);
1809 device_unlock(&port->dev);
1810
1811 return rc;
1812 }
1813 EXPORT_SYMBOL_NS_GPL(cxl_decoder_add, CXL);
1814
cxld_unregister(void * dev)1815 static void cxld_unregister(void *dev)
1816 {
1817 struct cxl_endpoint_decoder *cxled;
1818
1819 if (is_endpoint_decoder(dev)) {
1820 cxled = to_cxl_endpoint_decoder(dev);
1821 cxl_decoder_kill_region(cxled);
1822 }
1823
1824 device_unregister(dev);
1825 }
1826
cxl_decoder_autoremove(struct device * host,struct cxl_decoder * cxld)1827 int cxl_decoder_autoremove(struct device *host, struct cxl_decoder *cxld)
1828 {
1829 return devm_add_action_or_reset(host, cxld_unregister, &cxld->dev);
1830 }
1831 EXPORT_SYMBOL_NS_GPL(cxl_decoder_autoremove, CXL);
1832
1833 /**
1834 * __cxl_driver_register - register a driver for the cxl bus
1835 * @cxl_drv: cxl driver structure to attach
1836 * @owner: owning module/driver
1837 * @modname: KBUILD_MODNAME for parent driver
1838 */
__cxl_driver_register(struct cxl_driver * cxl_drv,struct module * owner,const char * modname)1839 int __cxl_driver_register(struct cxl_driver *cxl_drv, struct module *owner,
1840 const char *modname)
1841 {
1842 if (!cxl_drv->probe) {
1843 pr_debug("%s ->probe() must be specified\n", modname);
1844 return -EINVAL;
1845 }
1846
1847 if (!cxl_drv->name) {
1848 pr_debug("%s ->name must be specified\n", modname);
1849 return -EINVAL;
1850 }
1851
1852 if (!cxl_drv->id) {
1853 pr_debug("%s ->id must be specified\n", modname);
1854 return -EINVAL;
1855 }
1856
1857 cxl_drv->drv.bus = &cxl_bus_type;
1858 cxl_drv->drv.owner = owner;
1859 cxl_drv->drv.mod_name = modname;
1860 cxl_drv->drv.name = cxl_drv->name;
1861
1862 return driver_register(&cxl_drv->drv);
1863 }
1864 EXPORT_SYMBOL_NS_GPL(__cxl_driver_register, CXL);
1865
cxl_driver_unregister(struct cxl_driver * cxl_drv)1866 void cxl_driver_unregister(struct cxl_driver *cxl_drv)
1867 {
1868 driver_unregister(&cxl_drv->drv);
1869 }
1870 EXPORT_SYMBOL_NS_GPL(cxl_driver_unregister, CXL);
1871
cxl_bus_uevent(const struct device * dev,struct kobj_uevent_env * env)1872 static int cxl_bus_uevent(const struct device *dev, struct kobj_uevent_env *env)
1873 {
1874 return add_uevent_var(env, "MODALIAS=" CXL_MODALIAS_FMT,
1875 cxl_device_id(dev));
1876 }
1877
cxl_bus_match(struct device * dev,struct device_driver * drv)1878 static int cxl_bus_match(struct device *dev, struct device_driver *drv)
1879 {
1880 return cxl_device_id(dev) == to_cxl_drv(drv)->id;
1881 }
1882
cxl_bus_probe(struct device * dev)1883 static int cxl_bus_probe(struct device *dev)
1884 {
1885 int rc;
1886
1887 rc = to_cxl_drv(dev->driver)->probe(dev);
1888 dev_dbg(dev, "probe: %d\n", rc);
1889 return rc;
1890 }
1891
cxl_bus_remove(struct device * dev)1892 static void cxl_bus_remove(struct device *dev)
1893 {
1894 struct cxl_driver *cxl_drv = to_cxl_drv(dev->driver);
1895
1896 if (cxl_drv->remove)
1897 cxl_drv->remove(dev);
1898 }
1899
1900 static struct workqueue_struct *cxl_bus_wq;
1901
cxl_bus_rescan_queue(struct work_struct * w)1902 static void cxl_bus_rescan_queue(struct work_struct *w)
1903 {
1904 int rc = bus_rescan_devices(&cxl_bus_type);
1905
1906 pr_debug("CXL bus rescan result: %d\n", rc);
1907 }
1908
cxl_bus_rescan(void)1909 void cxl_bus_rescan(void)
1910 {
1911 static DECLARE_WORK(rescan_work, cxl_bus_rescan_queue);
1912
1913 queue_work(cxl_bus_wq, &rescan_work);
1914 }
1915 EXPORT_SYMBOL_NS_GPL(cxl_bus_rescan, CXL);
1916
cxl_bus_drain(void)1917 void cxl_bus_drain(void)
1918 {
1919 drain_workqueue(cxl_bus_wq);
1920 }
1921 EXPORT_SYMBOL_NS_GPL(cxl_bus_drain, CXL);
1922
schedule_cxl_memdev_detach(struct cxl_memdev * cxlmd)1923 bool schedule_cxl_memdev_detach(struct cxl_memdev *cxlmd)
1924 {
1925 return queue_work(cxl_bus_wq, &cxlmd->detach_work);
1926 }
1927 EXPORT_SYMBOL_NS_GPL(schedule_cxl_memdev_detach, CXL);
1928
1929 /* for user tooling to ensure port disable work has completed */
flush_store(struct bus_type * bus,const char * buf,size_t count)1930 static ssize_t flush_store(struct bus_type *bus, const char *buf, size_t count)
1931 {
1932 if (sysfs_streq(buf, "1")) {
1933 flush_workqueue(cxl_bus_wq);
1934 return count;
1935 }
1936
1937 return -EINVAL;
1938 }
1939
1940 static BUS_ATTR_WO(flush);
1941
1942 static struct attribute *cxl_bus_attributes[] = {
1943 &bus_attr_flush.attr,
1944 NULL,
1945 };
1946
1947 static struct attribute_group cxl_bus_attribute_group = {
1948 .attrs = cxl_bus_attributes,
1949 };
1950
1951 static const struct attribute_group *cxl_bus_attribute_groups[] = {
1952 &cxl_bus_attribute_group,
1953 NULL,
1954 };
1955
1956 struct bus_type cxl_bus_type = {
1957 .name = "cxl",
1958 .uevent = cxl_bus_uevent,
1959 .match = cxl_bus_match,
1960 .probe = cxl_bus_probe,
1961 .remove = cxl_bus_remove,
1962 .bus_groups = cxl_bus_attribute_groups,
1963 };
1964 EXPORT_SYMBOL_NS_GPL(cxl_bus_type, CXL);
1965
1966 static struct dentry *cxl_debugfs;
1967
cxl_debugfs_create_dir(const char * dir)1968 struct dentry *cxl_debugfs_create_dir(const char *dir)
1969 {
1970 return debugfs_create_dir(dir, cxl_debugfs);
1971 }
1972 EXPORT_SYMBOL_NS_GPL(cxl_debugfs_create_dir, CXL);
1973
cxl_core_init(void)1974 static __init int cxl_core_init(void)
1975 {
1976 int rc;
1977
1978 cxl_debugfs = debugfs_create_dir("cxl", NULL);
1979
1980 cxl_mbox_init();
1981
1982 rc = cxl_memdev_init();
1983 if (rc)
1984 return rc;
1985
1986 cxl_bus_wq = alloc_ordered_workqueue("cxl_port", 0);
1987 if (!cxl_bus_wq) {
1988 rc = -ENOMEM;
1989 goto err_wq;
1990 }
1991
1992 rc = bus_register(&cxl_bus_type);
1993 if (rc)
1994 goto err_bus;
1995
1996 rc = cxl_region_init();
1997 if (rc)
1998 goto err_region;
1999
2000 return 0;
2001
2002 err_region:
2003 bus_unregister(&cxl_bus_type);
2004 err_bus:
2005 destroy_workqueue(cxl_bus_wq);
2006 err_wq:
2007 cxl_memdev_exit();
2008 return rc;
2009 }
2010
cxl_core_exit(void)2011 static void cxl_core_exit(void)
2012 {
2013 cxl_region_exit();
2014 bus_unregister(&cxl_bus_type);
2015 destroy_workqueue(cxl_bus_wq);
2016 cxl_memdev_exit();
2017 debugfs_remove_recursive(cxl_debugfs);
2018 }
2019
2020 subsys_initcall(cxl_core_init);
2021 module_exit(cxl_core_exit);
2022 MODULE_LICENSE("GPL v2");
2023