1// SPDX-License-Identifier: GPL-2.0 2// 3// Copyright 2014 Freescale Semiconductor, Inc. 4 5#include <dt-bindings/clock/imx6sx-clock.h> 6#include <dt-bindings/gpio/gpio.h> 7#include <dt-bindings/input/input.h> 8#include <dt-bindings/interrupt-controller/arm-gic.h> 9#include "imx6sx-pinfunc.h" 10 11/ { 12 #address-cells = <1>; 13 #size-cells = <1>; 14 /* 15 * The decompressor and also some bootloaders rely on a 16 * pre-existing /chosen node to be available to insert the 17 * command line and merge other ATAGS info. 18 */ 19 chosen {}; 20 21 aliases { 22 can0 = &flexcan1; 23 can1 = &flexcan2; 24 ethernet0 = &fec1; 25 ethernet1 = &fec2; 26 gpio0 = &gpio1; 27 gpio1 = &gpio2; 28 gpio2 = &gpio3; 29 gpio3 = &gpio4; 30 gpio4 = &gpio5; 31 gpio5 = &gpio6; 32 gpio6 = &gpio7; 33 i2c0 = &i2c1; 34 i2c1 = &i2c2; 35 i2c2 = &i2c3; 36 i2c3 = &i2c4; 37 mmc0 = &usdhc1; 38 mmc1 = &usdhc2; 39 mmc2 = &usdhc3; 40 mmc3 = &usdhc4; 41 serial0 = &uart1; 42 serial1 = &uart2; 43 serial2 = &uart3; 44 serial3 = &uart4; 45 serial4 = &uart5; 46 serial5 = &uart6; 47 spi0 = &ecspi1; 48 spi1 = &ecspi2; 49 spi2 = &ecspi3; 50 spi3 = &ecspi4; 51 spi4 = &ecspi5; 52 usb0 = &usbotg1; 53 usb1 = &usbotg2; 54 usb2 = &usbh; 55 usbphy0 = &usbphy1; 56 usbphy1 = &usbphy2; 57 }; 58 59 cpus { 60 #address-cells = <1>; 61 #size-cells = <0>; 62 63 cpu0: cpu@0 { 64 compatible = "arm,cortex-a9"; 65 device_type = "cpu"; 66 reg = <0>; 67 next-level-cache = <&L2>; 68 operating-points = < 69 /* kHz uV */ 70 996000 1250000 71 792000 1175000 72 396000 1075000 73 198000 975000 74 >; 75 fsl,soc-operating-points = < 76 /* ARM kHz SOC uV */ 77 996000 1175000 78 792000 1175000 79 396000 1175000 80 198000 1175000 81 >; 82 clock-latency = <61036>; /* two CLK32 periods */ 83 #cooling-cells = <2>; 84 clocks = <&clks IMX6SX_CLK_ARM>, 85 <&clks IMX6SX_CLK_PLL2_PFD2>, 86 <&clks IMX6SX_CLK_STEP>, 87 <&clks IMX6SX_CLK_PLL1_SW>, 88 <&clks IMX6SX_CLK_PLL1_SYS>; 89 clock-names = "arm", "pll2_pfd2_396m", "step", 90 "pll1_sw", "pll1_sys"; 91 arm-supply = <®_arm>; 92 soc-supply = <®_soc>; 93 nvmem-cells = <&cpu_speed_grade>; 94 nvmem-cell-names = "speed_grade"; 95 }; 96 }; 97 98 ckil: clock-ckil { 99 compatible = "fixed-clock"; 100 #clock-cells = <0>; 101 clock-frequency = <32768>; 102 clock-output-names = "ckil"; 103 }; 104 105 osc: clock-osc { 106 compatible = "fixed-clock"; 107 #clock-cells = <0>; 108 clock-frequency = <24000000>; 109 clock-output-names = "osc"; 110 }; 111 112 ipp_di0: clock-ipp-di0 { 113 compatible = "fixed-clock"; 114 #clock-cells = <0>; 115 clock-frequency = <0>; 116 clock-output-names = "ipp_di0"; 117 }; 118 119 ipp_di1: clock-ipp-di1 { 120 compatible = "fixed-clock"; 121 #clock-cells = <0>; 122 clock-frequency = <0>; 123 clock-output-names = "ipp_di1"; 124 }; 125 126 anaclk1: clock-anaclk1 { 127 compatible = "fixed-clock"; 128 #clock-cells = <0>; 129 clock-frequency = <0>; 130 clock-output-names = "anaclk1"; 131 }; 132 133 anaclk2: clock-anaclk2 { 134 compatible = "fixed-clock"; 135 #clock-cells = <0>; 136 clock-frequency = <0>; 137 clock-output-names = "anaclk2"; 138 }; 139 140 mqs: mqs { 141 compatible = "fsl,imx6sx-mqs"; 142 gpr = <&gpr>; 143 status = "disabled"; 144 }; 145 146 pmu { 147 compatible = "arm,cortex-a9-pmu"; 148 interrupt-parent = <&gpc>; 149 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 150 }; 151 152 usbphynop1: usbphynop1 { 153 compatible = "usb-nop-xceiv"; 154 #phy-cells = <0>; 155 }; 156 157 soc: soc { 158 #address-cells = <1>; 159 #size-cells = <1>; 160 compatible = "simple-bus"; 161 interrupt-parent = <&gpc>; 162 ranges; 163 164 ocram_s: sram@8f8000 { 165 compatible = "mmio-sram"; 166 reg = <0x008f8000 0x4000>; 167 ranges = <0 0x008f8000 0x4000>; 168 #address-cells = <1>; 169 #size-cells = <1>; 170 clocks = <&clks IMX6SX_CLK_OCRAM_S>; 171 }; 172 173 ocram: sram@900000 { 174 compatible = "mmio-sram"; 175 reg = <0x00900000 0x20000>; 176 ranges = <0 0x00900000 0x20000>; 177 #address-cells = <1>; 178 #size-cells = <1>; 179 clocks = <&clks IMX6SX_CLK_OCRAM>; 180 }; 181 182 intc: interrupt-controller@a01000 { 183 compatible = "arm,cortex-a9-gic"; 184 #interrupt-cells = <3>; 185 interrupt-controller; 186 reg = <0x00a01000 0x1000>, 187 <0x00a00100 0x100>; 188 interrupt-parent = <&intc>; 189 }; 190 191 L2: cache-controller@a02000 { 192 compatible = "arm,pl310-cache"; 193 reg = <0x00a02000 0x1000>; 194 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 195 cache-unified; 196 cache-level = <2>; 197 arm,tag-latency = <4 2 3>; 198 arm,data-latency = <4 2 3>; 199 }; 200 201 gpu: gpu@1800000 { 202 compatible = "vivante,gc"; 203 reg = <0x01800000 0x4000>; 204 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 205 clocks = <&clks IMX6SX_CLK_GPU>, 206 <&clks IMX6SX_CLK_GPU>, 207 <&clks IMX6SX_CLK_GPU>; 208 clock-names = "bus", "core", "shader"; 209 power-domains = <&pd_pu>; 210 }; 211 212 dma_apbh: dma-apbh@1804000 { 213 compatible = "fsl,imx6sx-dma-apbh", "fsl,imx28-dma-apbh"; 214 reg = <0x01804000 0x2000>; 215 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 216 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 217 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 218 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 219 #dma-cells = <1>; 220 dma-channels = <4>; 221 clocks = <&clks IMX6SX_CLK_APBH_DMA>; 222 }; 223 224 gpmi: nand-controller@1806000{ 225 compatible = "fsl,imx6sx-gpmi-nand"; 226 #address-cells = <1>; 227 #size-cells = <1>; 228 reg = <0x01806000 0x2000>, <0x01808000 0x4000>; 229 reg-names = "gpmi-nand", "bch"; 230 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 231 interrupt-names = "bch"; 232 clocks = <&clks IMX6SX_CLK_GPMI_IO>, 233 <&clks IMX6SX_CLK_GPMI_APB>, 234 <&clks IMX6SX_CLK_GPMI_BCH>, 235 <&clks IMX6SX_CLK_GPMI_BCH_APB>, 236 <&clks IMX6SX_CLK_PER1_BCH>; 237 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch", 238 "gpmi_bch_apb", "per1_bch"; 239 dmas = <&dma_apbh 0>; 240 dma-names = "rx-tx"; 241 status = "disabled"; 242 }; 243 244 aips1: bus@2000000 { 245 compatible = "fsl,aips-bus", "simple-bus"; 246 #address-cells = <1>; 247 #size-cells = <1>; 248 reg = <0x02000000 0x100000>; 249 ranges; 250 251 spba-bus@2000000 { 252 compatible = "fsl,spba-bus", "simple-bus"; 253 #address-cells = <1>; 254 #size-cells = <1>; 255 reg = <0x02000000 0x40000>; 256 ranges; 257 258 spdif: spdif@2004000 { 259 compatible = "fsl,imx6sx-spdif", "fsl,imx35-spdif"; 260 reg = <0x02004000 0x4000>; 261 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 262 dmas = <&sdma 14 18 0>, 263 <&sdma 15 18 0>; 264 dma-names = "rx", "tx"; 265 clocks = <&clks IMX6SX_CLK_SPDIF_GCLK>, 266 <&clks IMX6SX_CLK_OSC>, 267 <&clks IMX6SX_CLK_SPDIF>, 268 <&clks 0>, <&clks 0>, <&clks 0>, 269 <&clks IMX6SX_CLK_IPG>, 270 <&clks 0>, <&clks 0>, 271 <&clks IMX6SX_CLK_SPBA>; 272 clock-names = "core", "rxtx0", 273 "rxtx1", "rxtx2", 274 "rxtx3", "rxtx4", 275 "rxtx5", "rxtx6", 276 "rxtx7", "spba"; 277 status = "disabled"; 278 }; 279 280 ecspi1: spi@2008000 { 281 #address-cells = <1>; 282 #size-cells = <0>; 283 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 284 reg = <0x02008000 0x4000>; 285 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 286 clocks = <&clks IMX6SX_CLK_ECSPI1>, 287 <&clks IMX6SX_CLK_ECSPI1>; 288 clock-names = "ipg", "per"; 289 status = "disabled"; 290 }; 291 292 ecspi2: spi@200c000 { 293 #address-cells = <1>; 294 #size-cells = <0>; 295 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 296 reg = <0x0200c000 0x4000>; 297 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 298 clocks = <&clks IMX6SX_CLK_ECSPI2>, 299 <&clks IMX6SX_CLK_ECSPI2>; 300 clock-names = "ipg", "per"; 301 status = "disabled"; 302 }; 303 304 ecspi3: spi@2010000 { 305 #address-cells = <1>; 306 #size-cells = <0>; 307 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 308 reg = <0x02010000 0x4000>; 309 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 310 clocks = <&clks IMX6SX_CLK_ECSPI3>, 311 <&clks IMX6SX_CLK_ECSPI3>; 312 clock-names = "ipg", "per"; 313 status = "disabled"; 314 }; 315 316 ecspi4: spi@2014000 { 317 #address-cells = <1>; 318 #size-cells = <0>; 319 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 320 reg = <0x02014000 0x4000>; 321 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 322 clocks = <&clks IMX6SX_CLK_ECSPI4>, 323 <&clks IMX6SX_CLK_ECSPI4>; 324 clock-names = "ipg", "per"; 325 status = "disabled"; 326 }; 327 328 uart1: serial@2020000 { 329 compatible = "fsl,imx6sx-uart", 330 "fsl,imx6q-uart", "fsl,imx21-uart"; 331 reg = <0x02020000 0x4000>; 332 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 333 clocks = <&clks IMX6SX_CLK_UART_IPG>, 334 <&clks IMX6SX_CLK_UART_SERIAL>; 335 clock-names = "ipg", "per"; 336 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; 337 dma-names = "rx", "tx"; 338 status = "disabled"; 339 }; 340 341 esai: esai@2024000 { 342 compatible = "fsl,imx6sx-esai", "fsl,imx35-esai"; 343 reg = <0x02024000 0x4000>; 344 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 345 clocks = <&clks IMX6SX_CLK_ESAI_IPG>, 346 <&clks IMX6SX_CLK_ESAI_MEM>, 347 <&clks IMX6SX_CLK_ESAI_EXTAL>, 348 <&clks IMX6SX_CLK_ESAI_IPG>, 349 <&clks IMX6SX_CLK_SPBA>; 350 clock-names = "core", "mem", "extal", 351 "fsys", "spba"; 352 dmas = <&sdma 23 21 0>, 353 <&sdma 24 21 0>; 354 dma-names = "rx", "tx"; 355 status = "disabled"; 356 }; 357 358 ssi1: ssi@2028000 { 359 #sound-dai-cells = <0>; 360 compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi"; 361 reg = <0x02028000 0x4000>; 362 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 363 clocks = <&clks IMX6SX_CLK_SSI1_IPG>, 364 <&clks IMX6SX_CLK_SSI1>; 365 clock-names = "ipg", "baud"; 366 dmas = <&sdma 37 1 0>, <&sdma 38 1 0>; 367 dma-names = "rx", "tx"; 368 fsl,fifo-depth = <15>; 369 status = "disabled"; 370 }; 371 372 ssi2: ssi@202c000 { 373 #sound-dai-cells = <0>; 374 compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi"; 375 reg = <0x0202c000 0x4000>; 376 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 377 clocks = <&clks IMX6SX_CLK_SSI2_IPG>, 378 <&clks IMX6SX_CLK_SSI2>; 379 clock-names = "ipg", "baud"; 380 dmas = <&sdma 41 1 0>, <&sdma 42 1 0>; 381 dma-names = "rx", "tx"; 382 fsl,fifo-depth = <15>; 383 status = "disabled"; 384 }; 385 386 ssi3: ssi@2030000 { 387 #sound-dai-cells = <0>; 388 compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi"; 389 reg = <0x02030000 0x4000>; 390 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 391 clocks = <&clks IMX6SX_CLK_SSI3_IPG>, 392 <&clks IMX6SX_CLK_SSI3>; 393 clock-names = "ipg", "baud"; 394 dmas = <&sdma 45 1 0>, <&sdma 46 1 0>; 395 dma-names = "rx", "tx"; 396 fsl,fifo-depth = <15>; 397 status = "disabled"; 398 }; 399 400 asrc: asrc@2034000 { 401 compatible = "fsl,imx6sx-asrc", "fsl,imx53-asrc"; 402 reg = <0x02034000 0x4000>; 403 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 404 clocks = <&clks IMX6SX_CLK_ASRC_IPG>, 405 <&clks IMX6SX_CLK_ASRC_MEM>, <&clks 0>, 406 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 407 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 408 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 409 <&clks IMX6SX_CLK_SPDIF>, <&clks 0>, <&clks 0>, 410 <&clks IMX6SX_CLK_SPBA>; 411 clock-names = "mem", "ipg", "asrck_0", 412 "asrck_1", "asrck_2", "asrck_3", "asrck_4", 413 "asrck_5", "asrck_6", "asrck_7", "asrck_8", 414 "asrck_9", "asrck_a", "asrck_b", "asrck_c", 415 "asrck_d", "asrck_e", "asrck_f", "spba"; 416 dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, 417 <&sdma 19 23 1>, <&sdma 20 23 1>, 418 <&sdma 21 23 1>, <&sdma 22 23 1>; 419 dma-names = "rxa", "rxb", "rxc", 420 "txa", "txb", "txc"; 421 fsl,asrc-rate = <48000>; 422 fsl,asrc-width = <16>; 423 status = "okay"; 424 }; 425 }; 426 427 pwm1: pwm@2080000 { 428 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 429 reg = <0x02080000 0x4000>; 430 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 431 clocks = <&clks IMX6SX_CLK_PWM1>, 432 <&clks IMX6SX_CLK_PWM1>; 433 clock-names = "ipg", "per"; 434 #pwm-cells = <3>; 435 }; 436 437 pwm2: pwm@2084000 { 438 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 439 reg = <0x02084000 0x4000>; 440 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 441 clocks = <&clks IMX6SX_CLK_PWM2>, 442 <&clks IMX6SX_CLK_PWM2>; 443 clock-names = "ipg", "per"; 444 #pwm-cells = <3>; 445 }; 446 447 pwm3: pwm@2088000 { 448 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 449 reg = <0x02088000 0x4000>; 450 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 451 clocks = <&clks IMX6SX_CLK_PWM3>, 452 <&clks IMX6SX_CLK_PWM3>; 453 clock-names = "ipg", "per"; 454 #pwm-cells = <3>; 455 }; 456 457 pwm4: pwm@208c000 { 458 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 459 reg = <0x0208c000 0x4000>; 460 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 461 clocks = <&clks IMX6SX_CLK_PWM4>, 462 <&clks IMX6SX_CLK_PWM4>; 463 clock-names = "ipg", "per"; 464 #pwm-cells = <3>; 465 }; 466 467 flexcan1: can@2090000 { 468 compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan"; 469 reg = <0x02090000 0x4000>; 470 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 471 clocks = <&clks IMX6SX_CLK_CAN1_IPG>, 472 <&clks IMX6SX_CLK_CAN1_SERIAL>; 473 clock-names = "ipg", "per"; 474 fsl,stop-mode = <&gpr 0x10 1>; 475 status = "disabled"; 476 }; 477 478 flexcan2: can@2094000 { 479 compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan"; 480 reg = <0x02094000 0x4000>; 481 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 482 clocks = <&clks IMX6SX_CLK_CAN2_IPG>, 483 <&clks IMX6SX_CLK_CAN2_SERIAL>; 484 clock-names = "ipg", "per"; 485 fsl,stop-mode = <&gpr 0x10 2>; 486 status = "disabled"; 487 }; 488 489 gpt: timer@2098000 { 490 compatible = "fsl,imx6sx-gpt", "fsl,imx6dl-gpt"; 491 reg = <0x02098000 0x4000>; 492 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 493 clocks = <&clks IMX6SX_CLK_GPT_BUS>, 494 <&clks IMX6SX_CLK_GPT_3M>; 495 clock-names = "ipg", "per"; 496 }; 497 498 gpio1: gpio@209c000 { 499 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 500 reg = <0x0209c000 0x4000>; 501 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 502 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 503 gpio-controller; 504 #gpio-cells = <2>; 505 interrupt-controller; 506 #interrupt-cells = <2>; 507 gpio-ranges = <&iomuxc 0 5 26>; 508 }; 509 510 gpio2: gpio@20a0000 { 511 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 512 reg = <0x020a0000 0x4000>; 513 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 514 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 515 gpio-controller; 516 #gpio-cells = <2>; 517 interrupt-controller; 518 #interrupt-cells = <2>; 519 gpio-ranges = <&iomuxc 0 31 20>; 520 }; 521 522 gpio3: gpio@20a4000 { 523 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 524 reg = <0x020a4000 0x4000>; 525 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 526 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 527 gpio-controller; 528 #gpio-cells = <2>; 529 interrupt-controller; 530 #interrupt-cells = <2>; 531 gpio-ranges = <&iomuxc 0 51 29>; 532 }; 533 534 gpio4: gpio@20a8000 { 535 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 536 reg = <0x020a8000 0x4000>; 537 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 538 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 539 gpio-controller; 540 #gpio-cells = <2>; 541 interrupt-controller; 542 #interrupt-cells = <2>; 543 gpio-ranges = <&iomuxc 0 80 32>; 544 }; 545 546 gpio5: gpio@20ac000 { 547 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 548 reg = <0x020ac000 0x4000>; 549 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 550 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 551 gpio-controller; 552 #gpio-cells = <2>; 553 interrupt-controller; 554 #interrupt-cells = <2>; 555 gpio-ranges = <&iomuxc 0 112 24>; 556 }; 557 558 gpio6: gpio@20b0000 { 559 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 560 reg = <0x020b0000 0x4000>; 561 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 562 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 563 gpio-controller; 564 #gpio-cells = <2>; 565 interrupt-controller; 566 #interrupt-cells = <2>; 567 gpio-ranges = <&iomuxc 0 136 12>, <&iomuxc 12 158 11>; 568 }; 569 570 gpio7: gpio@20b4000 { 571 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio"; 572 reg = <0x020b4000 0x4000>; 573 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 574 <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 575 gpio-controller; 576 #gpio-cells = <2>; 577 interrupt-controller; 578 #interrupt-cells = <2>; 579 gpio-ranges = <&iomuxc 0 148 10>, <&iomuxc 10 169 2>; 580 }; 581 582 kpp: keypad@20b8000 { 583 compatible = "fsl,imx6sx-kpp", "fsl,imx21-kpp"; 584 reg = <0x020b8000 0x4000>; 585 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 586 clocks = <&clks IMX6SX_CLK_IPG>; 587 status = "disabled"; 588 }; 589 590 wdog1: watchdog@20bc000 { 591 compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt"; 592 reg = <0x020bc000 0x4000>; 593 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 594 clocks = <&clks IMX6SX_CLK_IPG>; 595 }; 596 597 wdog2: watchdog@20c0000 { 598 compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt"; 599 reg = <0x020c0000 0x4000>; 600 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 601 clocks = <&clks IMX6SX_CLK_IPG>; 602 status = "disabled"; 603 }; 604 605 clks: clock-controller@20c4000 { 606 compatible = "fsl,imx6sx-ccm"; 607 reg = <0x020c4000 0x4000>; 608 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 609 <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 610 #clock-cells = <1>; 611 clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>, <&anaclk1>, <&anaclk2>; 612 clock-names = "ckil", "osc", "ipp_di0", "ipp_di1", "anaclk1", "anaclk2"; 613 }; 614 615 anatop: anatop@20c8000 { 616 compatible = "fsl,imx6sx-anatop", "fsl,imx6q-anatop", 617 "syscon", "simple-mfd"; 618 reg = <0x020c8000 0x1000>; 619 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 620 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 621 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 622 623 reg_vdd1p1: regulator-1p1 { 624 compatible = "fsl,anatop-regulator"; 625 regulator-name = "vdd1p1"; 626 regulator-min-microvolt = <1000000>; 627 regulator-max-microvolt = <1200000>; 628 regulator-always-on; 629 anatop-reg-offset = <0x110>; 630 anatop-vol-bit-shift = <8>; 631 anatop-vol-bit-width = <5>; 632 anatop-min-bit-val = <4>; 633 anatop-min-voltage = <800000>; 634 anatop-max-voltage = <1375000>; 635 anatop-enable-bit = <0>; 636 }; 637 638 reg_vdd3p0: regulator-3p0 { 639 compatible = "fsl,anatop-regulator"; 640 regulator-name = "vdd3p0"; 641 regulator-min-microvolt = <2800000>; 642 regulator-max-microvolt = <3150000>; 643 regulator-always-on; 644 anatop-reg-offset = <0x120>; 645 anatop-vol-bit-shift = <8>; 646 anatop-vol-bit-width = <5>; 647 anatop-min-bit-val = <0>; 648 anatop-min-voltage = <2625000>; 649 anatop-max-voltage = <3400000>; 650 anatop-enable-bit = <0>; 651 }; 652 653 reg_vdd2p5: regulator-2p5 { 654 compatible = "fsl,anatop-regulator"; 655 regulator-name = "vdd2p5"; 656 regulator-min-microvolt = <2250000>; 657 regulator-max-microvolt = <2750000>; 658 regulator-always-on; 659 anatop-reg-offset = <0x130>; 660 anatop-vol-bit-shift = <8>; 661 anatop-vol-bit-width = <5>; 662 anatop-min-bit-val = <0>; 663 anatop-min-voltage = <2100000>; 664 anatop-max-voltage = <2875000>; 665 anatop-enable-bit = <0>; 666 }; 667 668 reg_arm: regulator-vddcore { 669 compatible = "fsl,anatop-regulator"; 670 regulator-name = "vddarm"; 671 regulator-min-microvolt = <725000>; 672 regulator-max-microvolt = <1450000>; 673 regulator-always-on; 674 anatop-reg-offset = <0x140>; 675 anatop-vol-bit-shift = <0>; 676 anatop-vol-bit-width = <5>; 677 anatop-delay-reg-offset = <0x170>; 678 anatop-delay-bit-shift = <24>; 679 anatop-delay-bit-width = <2>; 680 anatop-min-bit-val = <1>; 681 anatop-min-voltage = <725000>; 682 anatop-max-voltage = <1450000>; 683 }; 684 685 reg_pcie: regulator-vddpcie { 686 compatible = "fsl,anatop-regulator"; 687 regulator-name = "vddpcie"; 688 regulator-min-microvolt = <725000>; 689 regulator-max-microvolt = <1450000>; 690 anatop-reg-offset = <0x140>; 691 anatop-vol-bit-shift = <9>; 692 anatop-vol-bit-width = <5>; 693 anatop-delay-reg-offset = <0x170>; 694 anatop-delay-bit-shift = <26>; 695 anatop-delay-bit-width = <2>; 696 anatop-min-bit-val = <1>; 697 anatop-min-voltage = <725000>; 698 anatop-max-voltage = <1450000>; 699 }; 700 701 reg_soc: regulator-vddsoc { 702 compatible = "fsl,anatop-regulator"; 703 regulator-name = "vddsoc"; 704 regulator-min-microvolt = <725000>; 705 regulator-max-microvolt = <1450000>; 706 regulator-always-on; 707 anatop-reg-offset = <0x140>; 708 anatop-vol-bit-shift = <18>; 709 anatop-vol-bit-width = <5>; 710 anatop-delay-reg-offset = <0x170>; 711 anatop-delay-bit-shift = <28>; 712 anatop-delay-bit-width = <2>; 713 anatop-min-bit-val = <1>; 714 anatop-min-voltage = <725000>; 715 anatop-max-voltage = <1450000>; 716 }; 717 718 tempmon: tempmon { 719 compatible = "fsl,imx6sx-tempmon", "fsl,imx6q-tempmon"; 720 interrupt-parent = <&gpc>; 721 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 722 fsl,tempmon = <&anatop>; 723 nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>; 724 nvmem-cell-names = "calib", "temp_grade"; 725 clocks = <&clks IMX6SX_CLK_PLL3_USB_OTG>; 726 }; 727 }; 728 729 usbphy1: usbphy@20c9000 { 730 compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy"; 731 reg = <0x020c9000 0x1000>; 732 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 733 clocks = <&clks IMX6SX_CLK_USBPHY1>; 734 fsl,anatop = <&anatop>; 735 }; 736 737 usbphy2: usbphy@20ca000 { 738 compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy"; 739 reg = <0x020ca000 0x1000>; 740 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 741 clocks = <&clks IMX6SX_CLK_USBPHY2>; 742 fsl,anatop = <&anatop>; 743 }; 744 745 snvs: snvs@20cc000 { 746 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 747 reg = <0x020cc000 0x4000>; 748 749 snvs_rtc: snvs-rtc-lp { 750 compatible = "fsl,sec-v4.0-mon-rtc-lp"; 751 regmap = <&snvs>; 752 offset = <0x34>; 753 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 754 }; 755 756 snvs_poweroff: snvs-poweroff { 757 compatible = "syscon-poweroff"; 758 regmap = <&snvs>; 759 offset = <0x38>; 760 value = <0x60>; 761 mask = <0x60>; 762 status = "disabled"; 763 }; 764 765 snvs_pwrkey: snvs-powerkey { 766 compatible = "fsl,sec-v4.0-pwrkey"; 767 regmap = <&snvs>; 768 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 769 linux,keycode = <KEY_POWER>; 770 wakeup-source; 771 status = "disabled"; 772 }; 773 }; 774 775 epit1: epit@20d0000 { 776 reg = <0x020d0000 0x4000>; 777 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 778 }; 779 780 epit2: epit@20d4000 { 781 reg = <0x020d4000 0x4000>; 782 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 783 }; 784 785 src: reset-controller@20d8000 { 786 compatible = "fsl,imx6sx-src", "fsl,imx51-src"; 787 reg = <0x020d8000 0x4000>; 788 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 789 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 790 #reset-cells = <1>; 791 }; 792 793 gpc: gpc@20dc000 { 794 compatible = "fsl,imx6sx-gpc", "fsl,imx6q-gpc"; 795 reg = <0x020dc000 0x4000>; 796 interrupt-controller; 797 #interrupt-cells = <3>; 798 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 799 interrupt-parent = <&intc>; 800 clocks = <&clks IMX6SX_CLK_IPG>; 801 clock-names = "ipg"; 802 803 pgc { 804 #address-cells = <1>; 805 #size-cells = <0>; 806 807 power-domain@0 { 808 reg = <0>; 809 #power-domain-cells = <0>; 810 }; 811 812 pd_pu: power-domain@1 { 813 reg = <1>; 814 #power-domain-cells = <0>; 815 power-supply = <®_soc>; 816 clocks = <&clks IMX6SX_CLK_GPU>; 817 }; 818 819 pd_disp: power-domain@2 { 820 reg = <2>; 821 #power-domain-cells = <0>; 822 clocks = <&clks IMX6SX_CLK_PXP_AXI>, 823 <&clks IMX6SX_CLK_DISPLAY_AXI>, 824 <&clks IMX6SX_CLK_LCDIF1_PIX>, 825 <&clks IMX6SX_CLK_LCDIF_APB>, 826 <&clks IMX6SX_CLK_LCDIF2_PIX>, 827 <&clks IMX6SX_CLK_CSI>, 828 <&clks IMX6SX_CLK_VADC>; 829 }; 830 831 pd_pci: power-domain@3 { 832 reg = <3>; 833 #power-domain-cells = <0>; 834 power-supply = <®_pcie>; 835 }; 836 }; 837 }; 838 839 iomuxc: pinctrl@20e0000 { 840 compatible = "fsl,imx6sx-iomuxc"; 841 reg = <0x020e0000 0x4000>; 842 }; 843 844 gpr: iomuxc-gpr@20e4000 { 845 compatible = "fsl,imx6sx-iomuxc-gpr", 846 "fsl,imx6q-iomuxc-gpr", "syscon"; 847 reg = <0x020e4000 0x4000>; 848 }; 849 850 sdma: dma-controller@20ec000 { 851 compatible = "fsl,imx6sx-sdma", "fsl,imx6q-sdma"; 852 reg = <0x020ec000 0x4000>; 853 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 854 clocks = <&clks IMX6SX_CLK_IPG>, 855 <&clks IMX6SX_CLK_SDMA>; 856 clock-names = "ipg", "ahb"; 857 #dma-cells = <3>; 858 /* imx6sx reuses imx6q sdma firmware */ 859 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; 860 }; 861 }; 862 863 aips2: bus@2100000 { 864 compatible = "fsl,aips-bus", "simple-bus"; 865 #address-cells = <1>; 866 #size-cells = <1>; 867 reg = <0x02100000 0x100000>; 868 ranges; 869 870 crypto: crypto@2100000 { 871 compatible = "fsl,sec-v4.0"; 872 #address-cells = <1>; 873 #size-cells = <1>; 874 reg = <0x2100000 0x10000>; 875 ranges = <0 0x2100000 0x10000>; 876 interrupt-parent = <&intc>; 877 clocks = <&clks IMX6SX_CLK_CAAM_MEM>, 878 <&clks IMX6SX_CLK_CAAM_ACLK>, 879 <&clks IMX6SX_CLK_CAAM_IPG>, 880 <&clks IMX6SX_CLK_EIM_SLOW>; 881 clock-names = "mem", "aclk", "ipg", "emi_slow"; 882 883 sec_jr0: jr@1000 { 884 compatible = "fsl,sec-v4.0-job-ring"; 885 reg = <0x1000 0x1000>; 886 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 887 }; 888 889 sec_jr1: jr@2000 { 890 compatible = "fsl,sec-v4.0-job-ring"; 891 reg = <0x2000 0x1000>; 892 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 893 }; 894 }; 895 896 usbotg1: usb@2184000 { 897 compatible = "fsl,imx6sx-usb", "fsl,imx27-usb"; 898 reg = <0x02184000 0x200>; 899 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 900 clocks = <&clks IMX6SX_CLK_USBOH3>; 901 fsl,usbphy = <&usbphy1>; 902 fsl,usbmisc = <&usbmisc 0>; 903 fsl,anatop = <&anatop>; 904 ahb-burst-config = <0x0>; 905 tx-burst-size-dword = <0x10>; 906 rx-burst-size-dword = <0x10>; 907 status = "disabled"; 908 }; 909 910 usbotg2: usb@2184200 { 911 compatible = "fsl,imx6sx-usb", "fsl,imx27-usb"; 912 reg = <0x02184200 0x200>; 913 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 914 clocks = <&clks IMX6SX_CLK_USBOH3>; 915 fsl,usbphy = <&usbphy2>; 916 fsl,usbmisc = <&usbmisc 1>; 917 ahb-burst-config = <0x0>; 918 tx-burst-size-dword = <0x10>; 919 rx-burst-size-dword = <0x10>; 920 status = "disabled"; 921 }; 922 923 usbh: usb@2184400 { 924 compatible = "fsl,imx6sx-usb", "fsl,imx27-usb"; 925 reg = <0x02184400 0x200>; 926 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 927 clocks = <&clks IMX6SX_CLK_USBOH3>; 928 fsl,usbphy = <&usbphynop1>; 929 fsl,usbmisc = <&usbmisc 2>; 930 phy_type = "hsic"; 931 fsl,anatop = <&anatop>; 932 dr_mode = "host"; 933 ahb-burst-config = <0x0>; 934 tx-burst-size-dword = <0x10>; 935 rx-burst-size-dword = <0x10>; 936 status = "disabled"; 937 }; 938 939 usbmisc: usbmisc@2184800 { 940 #index-cells = <1>; 941 compatible = "fsl,imx6sx-usbmisc", "fsl,imx6q-usbmisc"; 942 reg = <0x02184800 0x200>; 943 clocks = <&clks IMX6SX_CLK_USBOH3>; 944 }; 945 946 fec1: ethernet@2188000 { 947 compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec"; 948 reg = <0x02188000 0x4000>; 949 interrupt-names = "int0", "pps"; 950 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 951 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 952 clocks = <&clks IMX6SX_CLK_ENET>, 953 <&clks IMX6SX_CLK_ENET_AHB>, 954 <&clks IMX6SX_CLK_ENET_PTP>, 955 <&clks IMX6SX_CLK_ENET_REF>, 956 <&clks IMX6SX_CLK_ENET_PTP>; 957 clock-names = "ipg", "ahb", "ptp", 958 "enet_clk_ref", "enet_out"; 959 fsl,num-tx-queues = <3>; 960 fsl,num-rx-queues = <3>; 961 fsl,stop-mode = <&gpr 0x10 3>; 962 status = "disabled"; 963 }; 964 965 mlb: mlb@218c000 { 966 reg = <0x0218c000 0x4000>; 967 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 968 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 969 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 970 clocks = <&clks IMX6SX_CLK_MLB>; 971 status = "disabled"; 972 }; 973 974 usdhc1: mmc@2190000 { 975 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 976 reg = <0x02190000 0x4000>; 977 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 978 clocks = <&clks IMX6SX_CLK_USDHC1>, 979 <&clks IMX6SX_CLK_USDHC1>, 980 <&clks IMX6SX_CLK_USDHC1>; 981 clock-names = "ipg", "ahb", "per"; 982 bus-width = <4>; 983 status = "disabled"; 984 }; 985 986 usdhc2: mmc@2194000 { 987 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 988 reg = <0x02194000 0x4000>; 989 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 990 clocks = <&clks IMX6SX_CLK_USDHC2>, 991 <&clks IMX6SX_CLK_USDHC2>, 992 <&clks IMX6SX_CLK_USDHC2>; 993 clock-names = "ipg", "ahb", "per"; 994 bus-width = <4>; 995 status = "disabled"; 996 }; 997 998 usdhc3: mmc@2198000 { 999 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 1000 reg = <0x02198000 0x4000>; 1001 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1002 clocks = <&clks IMX6SX_CLK_USDHC3>, 1003 <&clks IMX6SX_CLK_USDHC3>, 1004 <&clks IMX6SX_CLK_USDHC3>; 1005 clock-names = "ipg", "ahb", "per"; 1006 bus-width = <4>; 1007 status = "disabled"; 1008 }; 1009 1010 usdhc4: mmc@219c000 { 1011 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc"; 1012 reg = <0x0219c000 0x4000>; 1013 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1014 clocks = <&clks IMX6SX_CLK_USDHC4>, 1015 <&clks IMX6SX_CLK_USDHC4>, 1016 <&clks IMX6SX_CLK_USDHC4>; 1017 clock-names = "ipg", "ahb", "per"; 1018 bus-width = <4>; 1019 status = "disabled"; 1020 }; 1021 1022 i2c1: i2c@21a0000 { 1023 #address-cells = <1>; 1024 #size-cells = <0>; 1025 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1026 reg = <0x021a0000 0x4000>; 1027 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 1028 clocks = <&clks IMX6SX_CLK_I2C1>; 1029 status = "disabled"; 1030 }; 1031 1032 i2c2: i2c@21a4000 { 1033 #address-cells = <1>; 1034 #size-cells = <0>; 1035 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1036 reg = <0x021a4000 0x4000>; 1037 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1038 clocks = <&clks IMX6SX_CLK_I2C2>; 1039 status = "disabled"; 1040 }; 1041 1042 i2c3: i2c@21a8000 { 1043 #address-cells = <1>; 1044 #size-cells = <0>; 1045 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1046 reg = <0x021a8000 0x4000>; 1047 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1048 clocks = <&clks IMX6SX_CLK_I2C3>; 1049 status = "disabled"; 1050 }; 1051 1052 memory-controller@21b0000 { 1053 compatible = "fsl,imx6sx-mmdc", "fsl,imx6q-mmdc"; 1054 reg = <0x021b0000 0x4000>; 1055 clocks = <&clks IMX6SX_CLK_MMDC_P0_IPG>; 1056 }; 1057 1058 fec2: ethernet@21b4000 { 1059 compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec"; 1060 reg = <0x021b4000 0x4000>; 1061 interrupt-names = "int0", "pps"; 1062 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 1063 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 1064 clocks = <&clks IMX6SX_CLK_ENET>, 1065 <&clks IMX6SX_CLK_ENET_AHB>, 1066 <&clks IMX6SX_CLK_ENET_PTP>, 1067 <&clks IMX6SX_CLK_ENET2_REF_125M>, 1068 <&clks IMX6SX_CLK_ENET_PTP>; 1069 clock-names = "ipg", "ahb", "ptp", 1070 "enet_clk_ref", "enet_out"; 1071 fsl,stop-mode = <&gpr 0x10 4>; 1072 status = "disabled"; 1073 }; 1074 1075 weim: weim@21b8000 { 1076 #address-cells = <2>; 1077 #size-cells = <1>; 1078 compatible = "fsl,imx6sx-weim", "fsl,imx6q-weim"; 1079 reg = <0x021b8000 0x4000>; 1080 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1081 clocks = <&clks IMX6SX_CLK_EIM_SLOW>; 1082 fsl,weim-cs-gpr = <&gpr>; 1083 status = "disabled"; 1084 }; 1085 1086 ocotp: efuse@21bc000 { 1087 #address-cells = <1>; 1088 #size-cells = <1>; 1089 compatible = "fsl,imx6sx-ocotp", "syscon"; 1090 reg = <0x021bc000 0x4000>; 1091 clocks = <&clks IMX6SX_CLK_OCOTP>; 1092 1093 cpu_speed_grade: speed-grade@10 { 1094 reg = <0x10 4>; 1095 }; 1096 1097 tempmon_calib: calib@38 { 1098 reg = <0x38 4>; 1099 }; 1100 1101 tempmon_temp_grade: temp-grade@20 { 1102 reg = <0x20 4>; 1103 }; 1104 }; 1105 1106 sai1: sai@21d4000 { 1107 compatible = "fsl,imx6sx-sai"; 1108 reg = <0x021d4000 0x4000>; 1109 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 1110 clocks = <&clks IMX6SX_CLK_SAI1_IPG>, 1111 <&clks IMX6SX_CLK_SAI1>, 1112 <&clks 0>, <&clks 0>; 1113 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1114 dma-names = "rx", "tx"; 1115 dmas = <&sdma 31 24 0>, <&sdma 32 24 0>; 1116 status = "disabled"; 1117 }; 1118 1119 audmux: audmux@21d8000 { 1120 compatible = "fsl,imx6sx-audmux", "fsl,imx31-audmux"; 1121 reg = <0x021d8000 0x4000>; 1122 status = "disabled"; 1123 }; 1124 1125 sai2: sai@21dc000 { 1126 compatible = "fsl,imx6sx-sai"; 1127 reg = <0x021dc000 0x4000>; 1128 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 1129 clocks = <&clks IMX6SX_CLK_SAI2_IPG>, 1130 <&clks IMX6SX_CLK_SAI2>, 1131 <&clks 0>, <&clks 0>; 1132 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1133 dma-names = "rx", "tx"; 1134 dmas = <&sdma 33 24 0>, <&sdma 34 24 0>; 1135 status = "disabled"; 1136 }; 1137 1138 qspi1: spi@21e0000 { 1139 #address-cells = <1>; 1140 #size-cells = <0>; 1141 compatible = "fsl,imx6sx-qspi"; 1142 reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>; 1143 reg-names = "QuadSPI", "QuadSPI-memory"; 1144 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1145 clocks = <&clks IMX6SX_CLK_QSPI1>, 1146 <&clks IMX6SX_CLK_QSPI1>; 1147 clock-names = "qspi_en", "qspi"; 1148 status = "disabled"; 1149 }; 1150 1151 qspi2: spi@21e4000 { 1152 #address-cells = <1>; 1153 #size-cells = <0>; 1154 compatible = "fsl,imx6sx-qspi"; 1155 reg = <0x021e4000 0x4000>, <0x70000000 0x10000000>; 1156 reg-names = "QuadSPI", "QuadSPI-memory"; 1157 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 1158 clocks = <&clks IMX6SX_CLK_QSPI2>, 1159 <&clks IMX6SX_CLK_QSPI2>; 1160 clock-names = "qspi_en", "qspi"; 1161 status = "disabled"; 1162 }; 1163 1164 uart2: serial@21e8000 { 1165 compatible = "fsl,imx6sx-uart", 1166 "fsl,imx6q-uart", "fsl,imx21-uart"; 1167 reg = <0x021e8000 0x4000>; 1168 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 1169 clocks = <&clks IMX6SX_CLK_UART_IPG>, 1170 <&clks IMX6SX_CLK_UART_SERIAL>; 1171 clock-names = "ipg", "per"; 1172 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; 1173 dma-names = "rx", "tx"; 1174 status = "disabled"; 1175 }; 1176 1177 uart3: serial@21ec000 { 1178 compatible = "fsl,imx6sx-uart", 1179 "fsl,imx6q-uart", "fsl,imx21-uart"; 1180 reg = <0x021ec000 0x4000>; 1181 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 1182 clocks = <&clks IMX6SX_CLK_UART_IPG>, 1183 <&clks IMX6SX_CLK_UART_SERIAL>; 1184 clock-names = "ipg", "per"; 1185 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; 1186 dma-names = "rx", "tx"; 1187 status = "disabled"; 1188 }; 1189 1190 uart4: serial@21f0000 { 1191 compatible = "fsl,imx6sx-uart", 1192 "fsl,imx6q-uart", "fsl,imx21-uart"; 1193 reg = <0x021f0000 0x4000>; 1194 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1195 clocks = <&clks IMX6SX_CLK_UART_IPG>, 1196 <&clks IMX6SX_CLK_UART_SERIAL>; 1197 clock-names = "ipg", "per"; 1198 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; 1199 dma-names = "rx", "tx"; 1200 status = "disabled"; 1201 }; 1202 1203 uart5: serial@21f4000 { 1204 compatible = "fsl,imx6sx-uart", 1205 "fsl,imx6q-uart", "fsl,imx21-uart"; 1206 reg = <0x021f4000 0x4000>; 1207 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1208 clocks = <&clks IMX6SX_CLK_UART_IPG>, 1209 <&clks IMX6SX_CLK_UART_SERIAL>; 1210 clock-names = "ipg", "per"; 1211 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; 1212 dma-names = "rx", "tx"; 1213 status = "disabled"; 1214 }; 1215 1216 i2c4: i2c@21f8000 { 1217 #address-cells = <1>; 1218 #size-cells = <0>; 1219 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c"; 1220 reg = <0x021f8000 0x4000>; 1221 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 1222 clocks = <&clks IMX6SX_CLK_I2C4>; 1223 status = "disabled"; 1224 }; 1225 }; 1226 1227 aips3: bus@2200000 { 1228 compatible = "fsl,aips-bus", "simple-bus"; 1229 #address-cells = <1>; 1230 #size-cells = <1>; 1231 reg = <0x02200000 0x100000>; 1232 ranges; 1233 1234 spba-bus@2240000 { 1235 compatible = "fsl,spba-bus", "simple-bus"; 1236 #address-cells = <1>; 1237 #size-cells = <1>; 1238 reg = <0x02240000 0x40000>; 1239 ranges; 1240 1241 csi1: csi@2214000 { 1242 reg = <0x02214000 0x4000>; 1243 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1244 clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>, 1245 <&clks IMX6SX_CLK_CSI>, 1246 <&clks IMX6SX_CLK_DCIC1>; 1247 clock-names = "disp-axi", "csi_mclk", "dcic"; 1248 status = "disabled"; 1249 }; 1250 1251 pxp: pxp@2218000 { 1252 compatible = "fsl,imx6sx-pxp", "fsl,imx6ull-pxp"; 1253 reg = <0x02218000 0x4000>; 1254 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1255 clocks = <&clks IMX6SX_CLK_PXP_AXI>; 1256 clock-names = "axi"; 1257 power-domains = <&pd_disp>; 1258 status = "disabled"; 1259 }; 1260 1261 csi2: csi@221c000 { 1262 reg = <0x0221c000 0x4000>; 1263 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1264 clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>, 1265 <&clks IMX6SX_CLK_CSI>, 1266 <&clks IMX6SX_CLK_DCIC2>; 1267 clock-names = "disp-axi", "csi_mclk", "dcic"; 1268 status = "disabled"; 1269 }; 1270 1271 lcdif1: lcdif@2220000 { 1272 compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif"; 1273 reg = <0x02220000 0x4000>; 1274 interrupts = <GIC_SPI 5 IRQ_TYPE_EDGE_RISING>; 1275 clocks = <&clks IMX6SX_CLK_LCDIF1_PIX>, 1276 <&clks IMX6SX_CLK_LCDIF_APB>, 1277 <&clks IMX6SX_CLK_DISPLAY_AXI>; 1278 clock-names = "pix", "axi", "disp_axi"; 1279 power-domains = <&pd_disp>; 1280 status = "disabled"; 1281 }; 1282 1283 lcdif2: lcdif@2224000 { 1284 compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif"; 1285 reg = <0x02224000 0x4000>; 1286 interrupts = <GIC_SPI 6 IRQ_TYPE_EDGE_RISING>; 1287 clocks = <&clks IMX6SX_CLK_LCDIF2_PIX>, 1288 <&clks IMX6SX_CLK_LCDIF_APB>, 1289 <&clks IMX6SX_CLK_DISPLAY_AXI>; 1290 clock-names = "pix", "axi", "disp_axi"; 1291 power-domains = <&pd_disp>; 1292 status = "disabled"; 1293 }; 1294 1295 vadc: vadc@2228000 { 1296 reg = <0x02228000 0x4000>, <0x0222c000 0x4000>; 1297 reg-names = "vadc-vafe", "vadc-vdec"; 1298 clocks = <&clks IMX6SX_CLK_VADC>, 1299 <&clks IMX6SX_CLK_CSI>; 1300 clock-names = "vadc", "csi"; 1301 power-domains = <&pd_disp>; 1302 status = "disabled"; 1303 }; 1304 }; 1305 1306 adc1: adc@2280000 { 1307 compatible = "fsl,imx6sx-adc", "fsl,vf610-adc"; 1308 reg = <0x02280000 0x4000>; 1309 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 1310 clocks = <&clks IMX6SX_CLK_IPG>; 1311 clock-names = "adc"; 1312 fsl,adck-max-frequency = <30000000>, <40000000>, 1313 <20000000>; 1314 status = "disabled"; 1315 }; 1316 1317 adc2: adc@2284000 { 1318 compatible = "fsl,imx6sx-adc", "fsl,vf610-adc"; 1319 reg = <0x02284000 0x4000>; 1320 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1321 clocks = <&clks IMX6SX_CLK_IPG>; 1322 clock-names = "adc"; 1323 fsl,adck-max-frequency = <30000000>, <40000000>, 1324 <20000000>; 1325 status = "disabled"; 1326 }; 1327 1328 wdog3: watchdog@2288000 { 1329 compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt"; 1330 reg = <0x02288000 0x4000>; 1331 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1332 clocks = <&clks IMX6SX_CLK_IPG>; 1333 status = "disabled"; 1334 }; 1335 1336 ecspi5: spi@228c000 { 1337 #address-cells = <1>; 1338 #size-cells = <0>; 1339 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi"; 1340 reg = <0x0228c000 0x4000>; 1341 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 1342 clocks = <&clks IMX6SX_CLK_ECSPI5>, 1343 <&clks IMX6SX_CLK_ECSPI5>; 1344 clock-names = "ipg", "per"; 1345 status = "disabled"; 1346 }; 1347 1348 uart6: serial@22a0000 { 1349 compatible = "fsl,imx6sx-uart", 1350 "fsl,imx6q-uart", "fsl,imx21-uart"; 1351 reg = <0x022a0000 0x4000>; 1352 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1353 clocks = <&clks IMX6SX_CLK_UART_IPG>, 1354 <&clks IMX6SX_CLK_UART_SERIAL>; 1355 clock-names = "ipg", "per"; 1356 dmas = <&sdma 0 4 0>, <&sdma 47 4 0>; 1357 dma-names = "rx", "tx"; 1358 status = "disabled"; 1359 }; 1360 1361 pwm5: pwm@22a4000 { 1362 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1363 reg = <0x022a4000 0x4000>; 1364 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 1365 clocks = <&clks IMX6SX_CLK_PWM5>, 1366 <&clks IMX6SX_CLK_PWM5>; 1367 clock-names = "ipg", "per"; 1368 #pwm-cells = <3>; 1369 }; 1370 1371 pwm6: pwm@22a8000 { 1372 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1373 reg = <0x022a8000 0x4000>; 1374 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 1375 clocks = <&clks IMX6SX_CLK_PWM6>, 1376 <&clks IMX6SX_CLK_PWM6>; 1377 clock-names = "ipg", "per"; 1378 #pwm-cells = <3>; 1379 }; 1380 1381 pwm7: pwm@22ac000 { 1382 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1383 reg = <0x022ac000 0x4000>; 1384 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1385 clocks = <&clks IMX6SX_CLK_PWM7>, 1386 <&clks IMX6SX_CLK_PWM7>; 1387 clock-names = "ipg", "per"; 1388 #pwm-cells = <3>; 1389 }; 1390 1391 pwm8: pwm@22b0000 { 1392 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm"; 1393 reg = <0x022b0000 0x4000>; 1394 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 1395 clocks = <&clks IMX6SX_CLK_PWM8>, 1396 <&clks IMX6SX_CLK_PWM8>; 1397 clock-names = "ipg", "per"; 1398 #pwm-cells = <3>; 1399 }; 1400 }; 1401 1402 pcie: pcie@8ffc000 { 1403 compatible = "fsl,imx6sx-pcie"; 1404 reg = <0x08ffc000 0x04000>, <0x08f00000 0x80000>; 1405 reg-names = "dbi", "config"; 1406 #address-cells = <3>; 1407 #size-cells = <2>; 1408 device_type = "pci"; 1409 bus-range = <0x00 0xff>; 1410 ranges = <0x81000000 0 0 0x08f80000 0 0x00010000>, /* downstream I/O */ 1411 <0x82000000 0 0x08000000 0x08000000 0 0x00f00000>; /* non-prefetchable memory */ 1412 num-lanes = <1>; 1413 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1414 interrupt-names = "msi"; 1415 #interrupt-cells = <1>; 1416 interrupt-map-mask = <0 0 0 0x7>; 1417 interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1418 <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1419 <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1420 <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1421 clocks = <&clks IMX6SX_CLK_PCIE_AXI>, 1422 <&clks IMX6SX_CLK_LVDS1_OUT>, 1423 <&clks IMX6SX_CLK_PCIE_REF_125M>, 1424 <&clks IMX6SX_CLK_DISPLAY_AXI>; 1425 clock-names = "pcie", "pcie_bus", "pcie_phy", "pcie_inbound_axi"; 1426 power-domains = <&pd_disp>, <&pd_pci>; 1427 power-domain-names = "pcie", "pcie_phy"; 1428 status = "disabled"; 1429 }; 1430 }; 1431}; 1432