Home
last modified time | relevance | path

Searched refs:CTX_SPSR_EL3 (Results 1 – 13 of 13) sorted by relevance

/arm-trusted-firmware-2.8.0/plat/nvidia/tegra/common/
A Dtegra_fiq_glue.c67 fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3)); in tegra_fiq_interrupt_handler()
/arm-trusted-firmware-2.8.0/bl31/aarch64/
A Dea_delegate.S252 stp x2, x3, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
302 ldp x1, x2, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
A Druntime_exceptions.S225 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
503 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
/arm-trusted-firmware-2.8.0/plat/arm/common/aarch64/
A Dexecution_state_switch.c61 spsr = read_ctx_reg(el3_ctx, CTX_SPSR_EL3); in arm_execution_state_switch()
/arm-trusted-firmware-2.8.0/services/std_svc/drtm/
A Ddrtm_main.c178 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3); in drtm_dl_check_caller_el()
534 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3); in drtm_dl_reset_dlme_context()
556 write_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3, spsr_el3); in drtm_dl_reset_dlme_context()
563 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3); in drtm_dl_prepare_eret_to_dlme()
/arm-trusted-firmware-2.8.0/services/spd/trusty/
A Dtrusty.c162 ctx->fiq_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3); in trusty_fiq_handler()
183 ctx->fiq_handler_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3); in trusty_set_fiq_handler()
314 CTX_SPSR_EL3)); in trusty_init()
/arm-trusted-firmware-2.8.0/services/spd/tspd/
A Dtspd_main.c194 CTX_SPSR_EL3); in tspd_sel1_interrupt_handler()
392 CTX_SPSR_EL3, in tspd_smc_handler()
/arm-trusted-firmware-2.8.0/bl1/aarch64/
A Dbl1_exceptions.S273 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
/arm-trusted-firmware-2.8.0/services/std_svc/sdei/
A Dsdei_intr_mgmt.c175 disp_ctx->spsr_el3 = read_ctx_reg(tgt_el3, CTX_SPSR_EL3); in save_event_ctx()
195 write_ctx_reg(tgt_el3, CTX_SPSR_EL3, disp_ctx->spsr_el3); in restore_event_ctx()
/arm-trusted-firmware-2.8.0/plat/qti/qtiseclib/src/
A Dqtiseclib_cb_interface.c141 read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3); in qtiseclib_cb_get_ns_ctx()
/arm-trusted-firmware-2.8.0/lib/el3_runtime/aarch64/
A Dcontext_mgmt.c390 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); in setup_context_common()
1032 write_ctx_reg(state, CTX_SPSR_EL3, spsr); in cm_set_elr_spsr_el3()
A Dcontext.S1072 ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
/arm-trusted-firmware-2.8.0/include/lib/el3_runtime/aarch64/
A Dcontext.h60 #define CTX_SPSR_EL3 U(0x18) macro

Completed in 16 milliseconds