/arm-trusted-firmware-2.8.0/plat/imx/imx8m/ |
A D | imx8m_psci_common.c | 94 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in imx_cpu_standby() 99 write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT)); in imx_cpu_standby() 115 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in imx_domain_suspend() 149 write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT)); in imx_domain_suspend_finish()
|
/arm-trusted-firmware-2.8.0/plat/common/ |
A D | plat_gicv3.c | 165 return __builtin_ctz(SCR_FIQ_BIT); in plat_interrupt_type_to_line() 173 return __builtin_ctz(SCR_FIQ_BIT); in plat_interrupt_type_to_line() 182 return __builtin_ctz(SCR_FIQ_BIT); in plat_interrupt_type_to_line()
|
A D | plat_gicv2.c | 152 return ((gicv2_is_fiq_enabled() != 0U) ? __builtin_ctz(SCR_FIQ_BIT) : in plat_interrupt_type_to_line()
|
/arm-trusted-firmware-2.8.0/plat/imx/imx8qx/ |
A D | imx8qx_psci.c | 123 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in imx_domain_suspend() 211 write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT)); in imx_domain_suspend_finish()
|
/arm-trusted-firmware-2.8.0/plat/imx/imx8m/imx8mq/ |
A D | imx8mq_psci.c | 55 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in imx_domain_suspend()
|
/arm-trusted-firmware-2.8.0/plat/rpi/common/ |
A D | rpi3_common.c | 246 return __builtin_ctz(SCR_FIQ_BIT); in plat_interrupt_type_to_line()
|
/arm-trusted-firmware-2.8.0/plat/imx/imx8qm/ |
A D | imx8qm_psci.c | 149 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in imx_domain_suspend() 278 write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT)); in imx_domain_suspend_finish()
|
/arm-trusted-firmware-2.8.0/drivers/renesas/common/watchdog/ |
A D | swdt.c | 145 write_scr_el3(read_scr_el3() & ~SCR_FIQ_BIT); in rcar_swdt_release()
|
/arm-trusted-firmware-2.8.0/plat/arm/css/common/ |
A D | css_pm.c | 259 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in css_cpu_standby()
|
/arm-trusted-firmware-2.8.0/plat/ti/k3/common/ |
A D | k3_psci.c | 32 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in k3_cpu_standby()
|
/arm-trusted-firmware-2.8.0/plat/arm/board/fvp/ |
A D | fvp_pm.c | 157 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in fvp_cpu_standby()
|
/arm-trusted-firmware-2.8.0/plat/brcm/board/stingray/src/ |
A D | brcm_pm_ops.c | 207 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in brcm_cpu_standby()
|
/arm-trusted-firmware-2.8.0/bl32/sp_min/aarch32/ |
A D | entrypoint.S | 35 orr \reg, \reg, #SCR_FIQ_BIT
|
/arm-trusted-firmware-2.8.0/plat/hisilicon/hikey960/ |
A D | hikey960_pm.c | 47 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in hikey960_pwr_domain_standby()
|
/arm-trusted-firmware-2.8.0/plat/mediatek/mt8192/ |
A D | plat_pm.c | 186 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in plat_cpu_standby()
|
/arm-trusted-firmware-2.8.0/plat/mediatek/mt8195/ |
A D | plat_pm.c | 184 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in plat_cpu_standby()
|
/arm-trusted-firmware-2.8.0/plat/mediatek/mt8186/ |
A D | plat_pm.c | 179 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in plat_cpu_standby()
|
/arm-trusted-firmware-2.8.0/plat/mediatek/mt8183/ |
A D | plat_pm.c | 203 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); in plat_cpu_standby()
|
/arm-trusted-firmware-2.8.0/lib/el3_runtime/aarch64/ |
A D | context_mgmt.c | 297 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | in setup_context_common()
|
/arm-trusted-firmware-2.8.0/plat/renesas/rzg/ |
A D | bl2_plat_setup.c | 706 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in bl2_el3_early_platform_setup()
|
/arm-trusted-firmware-2.8.0/include/arch/aarch32/ |
A D | arch.h | 227 #define SCR_FIQ_BIT (UL(1) << 2) macro
|
/arm-trusted-firmware-2.8.0/plat/renesas/rcar/ |
A D | bl2_plat_setup.c | 846 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); in bl2_el3_early_platform_setup()
|
/arm-trusted-firmware-2.8.0/include/arch/aarch64/ |
A D | arch.h | 528 #define SCR_FIQ_BIT (UL(1) << 2) macro
|