Searched refs:APIC_BASE_MSR (Results 1 – 9 of 9) sorted by relevance
25 #define APIC_BASE_MSR 0x800 macro85 return rdmsr(APIC_BASE_MSR + (reg >> 4)); in x2apic_read_reg()90 wrmsr(APIC_BASE_MSR + (reg >> 4), value); in x2apic_write_reg()
205 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0); in native_apic_msr_write()210 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0); in native_apic_msr_eoi_write()220 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr); in native_apic_msr_read()238 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low); in native_x2apic_icr_write()245 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val); in native_x2apic_icr_read()
141 #define APIC_BASE_MSR 0x800 macro
547 return (msr >= APIC_BASE_MSR) && in is_x2apic_msrpm_offset()548 (msr < (APIC_BASE_MSR + 0x100)); in is_x2apic_msrpm_offset()
78 #define X2APIC_MSR(x) (APIC_BASE_MSR + (x >> 4))835 if ((index < APIC_BASE_MSR) || in svm_set_x2apic_msr_interception()836 (index > APIC_BASE_MSR + 0xff)) in svm_set_x2apic_msr_interception()
23 #define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
4028 const int read_idx = APIC_BASE_MSR / BITS_PER_LONG_LONG; in vmx_update_msr_bitmap_x2apic()
3150 u32 reg = (msr - APIC_BASE_MSR) << 4; in kvm_x2apic_msr_write()3161 u32 reg = (msr - APIC_BASE_MSR) << 4; in kvm_x2apic_msr_read()
2160 case APIC_BASE_MSR + (APIC_ICR >> 4): in handle_fastpath_set_msr_irqoff()3646 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff: in kvm_set_msr_common()4073 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff: in kvm_get_msr_common()
Completed in 82 milliseconds