Home
last modified time | relevance | path

Searched refs:CLK_SCLK_UART1 (Results 1 – 21 of 21) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dexynos5410.h23 #define CLK_SCLK_UART1 129 macro
A Dexynos5250.h44 #define CLK_SCLK_UART1 147 macro
A Dexynos7-clk.h38 #define CLK_SCLK_UART1 4 macro
A Dexynos4.h65 #define CLK_SCLK_UART1 152 macro
A Dexynos5420.h30 #define CLK_SCLK_UART1 129 macro
A Dexynos3250.h254 #define CLK_SCLK_UART1 246 macro
A Dexynos5433.h436 #define CLK_SCLK_UART1 35 macro
/linux-6.3-rc2/drivers/clk/samsung/
A Dclk-exynos5410.c214 GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
A Dclk-exynos5250.c493 GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
A Dclk-exynos3250.c565 GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
A Dclk-exynos7.c363 GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_sclk_uart1",
A Dclk-exynos4.c779 GATE(CLK_SCLK_UART1, "uclk1", "div_uart1", SRC_MASK_PERIL0, 4,
A Dclk-exynos5420.c981 GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
A Dclk-exynos5433.c1720 GATE(CLK_SCLK_UART1, "sclk_uart1", "sclk_uart1_peric",
/linux-6.3-rc2/arch/arm/boot/dts/
A Dexynos5410.dtsi347 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
A Dexynos3250.dtsi698 clocks = <&cmu CLK_UART1>, <&cmu CLK_SCLK_UART1>;
A Dexynos4.dtsi464 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
A Dexynos5250.dtsi1200 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
A Dexynos5420.dtsi1322 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
/linux-6.3-rc2/arch/arm64/boot/dts/exynos/
A Dexynos7.dtsi222 <&clock_top0 CLK_SCLK_UART1>,
A Dexynos5433.dtsi1435 <&cmu_peric CLK_SCLK_UART1>;

Completed in 47 milliseconds