Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL_DIV5 (Results 1 – 2 of 2) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dmt2712-clk.h206 #define CLK_TOP_APLL_DIV5 175 macro
/linux-6.3-rc2/drivers/clk/mediatek/
A Dclk-mt2712.c944 DIV_ADJ(CLK_TOP_APLL_DIV5, "apll_div5", "i2si1_sel", 0x128, 8, 8),

Completed in 7 milliseconds