Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL_DIV_PDN2 (Results 1 – 2 of 2) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dmt2712-clk.h211 #define CLK_TOP_APLL_DIV_PDN2 180 macro
/linux-6.3-rc2/drivers/clk/mediatek/
A Dclk-mt2712.c983 GATE_TOP0(CLK_TOP_APLL_DIV_PDN2, "apll_div_pdn2", "i2so3_sel", 2),

Completed in 6 milliseconds