Home
last modified time | relevance | path

Searched refs:CLK_TOP_MSDC50_0_SEL (Results 1 – 21 of 21) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dmt7629-clk.h94 #define CLK_TOP_MSDC50_0_SEL 84 macro
A Dmt7622-clk.h79 #define CLK_TOP_MSDC50_0_SEL 67 macro
A Dmediatek,mt6795-clk.h104 #define CLK_TOP_MSDC50_0_SEL 93 macro
A Dmt6765-clk.h144 #define CLK_TOP_MSDC50_0_SEL 109 macro
A Dmt8173-clk.h106 #define CLK_TOP_MSDC50_0_SEL 96 macro
A Dmediatek,mt8365-clk.h83 #define CLK_TOP_MSDC50_0_SEL 73 macro
A Dmt2712-clk.h143 #define CLK_TOP_MSDC50_0_SEL 112 macro
A Dmt8192-clk.h36 #define CLK_TOP_MSDC50_0_SEL 24 macro
/linux-6.3-rc2/drivers/clk/mediatek/
A Dclk-mt6795-topckgen.c473 TOP_MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents, 0x70, 16, 4, 23, 0),
A Dclk-mt8173-topckgen.c552 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents,
A Dclk-mt7629.c512 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
A Dclk-mt7622.c542 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
A Dclk-mt2712.c768 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
A Dclk-mt6765.c410 MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
A Dclk-mt8192.c608 MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
A Dclk-mt8365.c448 MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
/linux-6.3-rc2/Documentation/devicetree/bindings/mmc/
A Dmtk-sd.yaml333 assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
/linux-6.3-rc2/arch/arm64/boot/dts/mediatek/
A Dmt6795.dtsi442 <&topckgen CLK_TOP_MSDC50_0_SEL>;
A Dmt8173-elm.dtsi396 assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
A Dmt7622.dtsi706 <&topckgen CLK_TOP_MSDC50_0_SEL>;
A Dmt8192.dtsi1241 clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>,

Completed in 67 milliseconds