Home
last modified time | relevance | path

Searched refs:CLK_TOP_MSDCPLL_D2 (Results 1 – 25 of 29) sorted by relevance

12

/linux-6.3-rc2/include/dt-bindings/clock/
A Dmediatek,mt6795-clk.h46 #define CLK_TOP_MSDCPLL_D2 35 macro
A Dmt6797-clk.h102 #define CLK_TOP_MSDCPLL_D2 92 macro
A Dmt6765-clk.h75 #define CLK_TOP_MSDCPLL_D2 40 macro
A Dmt8173-clk.h48 #define CLK_TOP_MSDCPLL_D2 38 macro
A Dmediatek,mt8365-clk.h64 #define CLK_TOP_MSDCPLL_D2 54 macro
A Dmt2712-clk.h111 #define CLK_TOP_MSDCPLL_D2 80 macro
A Dmt6779-clk.h97 #define CLK_TOP_MSDCPLL_D2 87 macro
A Dmt8183-clk.h122 #define CLK_TOP_MSDCPLL_D2 86 macro
A Dmt8186-clk.h130 #define CLK_TOP_MSDCPLL_D2 111 macro
A Dmt2701-clk.h48 #define CLK_TOP_MSDCPLL_D2 38 macro
A Dmt8192-clk.h137 #define CLK_TOP_MSDCPLL_D2 125 macro
A Dmt8195-clk.h203 #define CLK_TOP_MSDCPLL_D2 191 macro
/linux-6.3-rc2/drivers/clk/mediatek/
A Dclk-mt6795-topckgen.c399 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt8173-topckgen.c478 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt8186-topckgen.c65 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt6797.c84 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1, 2),
A Dclk-mt8195-topckgen.c105 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt2701.c99 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt6779.c99 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt2712.c205 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1,
A Dclk-mt6765.c125 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1, 2),
A Dclk-mt8183.c95 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt8192.c86 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
A Dclk-mt8365.c85 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
/linux-6.3-rc2/Documentation/devicetree/bindings/mmc/
A Dmtk-sd.yaml334 assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;

Completed in 48 milliseconds

12