Home
last modified time | relevance | path

Searched refs:CLK_TOP_SCP_SEL (Results 1 – 17 of 17) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dmt7629-clk.h102 #define CLK_TOP_SCP_SEL 92 macro
A Dmt7622-clk.h87 #define CLK_TOP_SCP_SEL 75 macro
A Dmediatek,mt6795-clk.h111 #define CLK_TOP_SCP_SEL 100 macro
A Dmt6765-clk.h134 #define CLK_TOP_SCP_SEL 99 macro
A Dmt8173-clk.h113 #define CLK_TOP_SCP_SEL 103 macro
A Dmediatek,mt8365-clk.h74 #define CLK_TOP_SCP_SEL 64 macro
A Dmt2701-clk.h105 #define CLK_TOP_SCP_SEL 94 macro
A Dmt8192-clk.h14 #define CLK_TOP_SCP_SEL 2 macro
/linux-6.3-rc2/drivers/clk/mediatek/
A Dclk-mt6795-topckgen.c483 TOP_MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x90, 8, 3, 15, 0),
A Dclk-mt8173-topckgen.c568 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x0090, 8, 3, 15),
A Dclk-mt7629.c530 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
A Dclk-mt7622.c562 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", ddrphycfg_parents,
A Dclk-mt2701.c527 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
A Dclk-mt6765.c377 MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, CLK_CFG_0,
A Dclk-mt8192.c557 MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel",
A Dclk-mt8365.c425 MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x040,
/linux-6.3-rc2/arch/arm64/boot/dts/mediatek/
A Dmt8173.dtsi562 clocks = <&topckgen CLK_TOP_SCP_SEL>;

Completed in 38 milliseconds