Home
last modified time | relevance | path

Searched refs:CLK_TOP_SYSPLL1_D2 (Results 1 – 19 of 19) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dmt7629-clk.h35 #define CLK_TOP_SYSPLL1_D2 25 macro
A Dmt7622-clk.h31 #define CLK_TOP_SYSPLL1_D2 19 macro
A Dmediatek,mt6795-clk.h52 #define CLK_TOP_SYSPLL1_D2 41 macro
A Dmt6797-clk.h47 #define CLK_TOP_SYSPLL1_D2 37 macro
A Dmt6765-clk.h37 #define CLK_TOP_SYSPLL1_D2 2 macro
A Dmt8173-clk.h54 #define CLK_TOP_SYSPLL1_D2 44 macro
A Dmediatek,mt8365-clk.h17 #define CLK_TOP_SYSPLL1_D2 7 macro
A Dmt2712-clk.h37 #define CLK_TOP_SYSPLL1_D2 6 macro
A Dmt2701-clk.h16 #define CLK_TOP_SYSPLL1_D2 6 macro
/linux-6.3-rc2/arch/arm/boot/dts/
A Dmt7629.dtsi268 assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>;
322 assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>,
391 <&topckgen CLK_TOP_SYSPLL1_D2>,
/linux-6.3-rc2/drivers/clk/mediatek/
A Dclk-mt6795-topckgen.c406 FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
A Dclk-mt8173-topckgen.c485 FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
A Dclk-mt7629.c404 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
A Dclk-mt6797.c29 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
A Dclk-mt7622.c398 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
A Dclk-mt2701.c64 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
A Dclk-mt2712.c59 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1,
A Dclk-mt6765.c85 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
A Dclk-mt8365.c36 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),

Completed in 32 milliseconds