Searched refs:CLK_TOP_VDEC_SEL (Results 1 – 17 of 17) sorted by relevance
/linux-6.3-rc2/Documentation/devicetree/bindings/media/ |
A D | mediatek,vcodec-subdev-decoder.yaml | 256 clocks = <&topckgen CLK_TOP_VDEC_SEL>, 262 assigned-clocks = <&topckgen CLK_TOP_VDEC_SEL>; 282 clocks = <&topckgen CLK_TOP_VDEC_SEL>, 288 assigned-clocks = <&topckgen CLK_TOP_VDEC_SEL>;
|
A D | mediatek,vcodec-decoder.yaml | 145 <&topckgen CLK_TOP_VDEC_SEL>, 160 <&topckgen CLK_TOP_VDEC_SEL>,
|
/linux-6.3-rc2/include/dt-bindings/clock/ |
A D | mt8135-clk.h | 93 #define CLK_TOP_VDEC_SEL 82 macro
|
A D | mediatek,mt6795-clk.h | 95 #define CLK_TOP_VDEC_SEL 84 macro
|
A D | mt8173-clk.h | 97 #define CLK_TOP_VDEC_SEL 87 macro
|
A D | mt2712-clk.h | 134 #define CLK_TOP_VDEC_SEL 103 macro
|
A D | mt2701-clk.h | 93 #define CLK_TOP_VDEC_SEL 82 macro
|
A D | mt8192-clk.h | 64 #define CLK_TOP_VDEC_SEL 52 macro
|
/linux-6.3-rc2/drivers/clk/mediatek/ |
A D | clk-mt6795-topckgen.c | 461 TOP_MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x50, 8, 4, 15, 0),
|
A D | clk-mt8173-topckgen.c | 540 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x0050, 8, 4, 15),
|
A D | clk-mt8135.c | 381 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x015c, 8, 4, 15),
|
A D | clk-mt2701.c | 500 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
|
A D | clk-mt2712.c | 748 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel",
|
A D | clk-mt8192.c | 671 MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC_SEL, "vdec_sel",
|
/linux-6.3-rc2/arch/arm64/boot/dts/mediatek/ |
A D | mt8173.dtsi | 1399 <&topckgen CLK_TOP_VDEC_SEL>, 1414 <&topckgen CLK_TOP_VDEC_SEL>,
|
A D | mt2712e.dtsi | 289 <&topckgen CLK_TOP_VDEC_SEL>;
|
A D | mt8192.dtsi | 524 clocks = <&topckgen CLK_TOP_VDEC_SEL>,
|
Completed in 28 milliseconds