Home
last modified time | relevance | path

Searched refs:FLD_VAL (Results 1 – 13 of 13) sorted by relevance

/linux-6.3-rc2/drivers/gpu/drm/bridge/
A Dtc358764.c54 #define VP_HTIM1_HBP(v) FLD_VAL(v, 24, 16)
55 #define VP_HTIM1_HSYNC(v) FLD_VAL(v, 8, 0)
57 #define VP_HTIM2_HFP(v) FLD_VAL(v, 24, 16)
58 #define VP_HTIM2_HACT(v) FLD_VAL(v, 10, 0)
60 #define VP_VTIM1_VBP(v) FLD_VAL(v, 23, 16)
61 #define VP_VTIM1_VSYNC(v) FLD_VAL(v, 7, 0)
63 #define VP_VTIM2_VFP(v) FLD_VAL(v, 23, 16)
64 #define VP_VTIM2_VACT(v) FLD_VAL(v, 10, 0)
75 #define LV_MX(b0, b1, b2, b3) (FLD_VAL(b0, 4, 0) | FLD_VAL(b1, 12, 8) | \
76 FLD_VAL(b2, 20, 16) | FLD_VAL(b3, 28, 24))
[all …]
A Dtc358775.c31 #define FLD_VAL(val, start, end) FIELD_PREP(GENMASK(start, end), val) macro
125 #define LV_MX(b0, b1, b2, b3) (FLD_VAL(b0, 4, 0) | FLD_VAL(b1, 12, 8) | \
126 FLD_VAL(b2, 20, 16) | FLD_VAL(b3, 28, 24))
162 #define LV_PHY0_RST(v) FLD_VAL(v, 22, 22) /* PHY reset */
163 #define LV_PHY0_IS(v) FLD_VAL(v, 15, 14)
164 #define LV_PHY0_ND(v) FLD_VAL(v, 4, 0) /* Frequency range select */
165 #define LV_PHY0_PRBS_ON(v) FLD_VAL(v, 20, 16) /* Clock/Data Flag pins */
/linux-6.3-rc2/drivers/video/fbdev/omap2/omapfb/dss/
A Dhdmi_wp.c139 l |= FLD_VAL(video_fmt->y_res, 31, 16); in hdmi_wp_video_config_format()
140 l |= FLD_VAL(video_fmt->x_res, 15, 0); in hdmi_wp_video_config_format()
170 timing_h |= FLD_VAL(timings->hbp, 31, 20); in hdmi_wp_video_config_timing()
171 timing_h |= FLD_VAL(timings->hfp, 19, 8); in hdmi_wp_video_config_timing()
172 timing_h |= FLD_VAL(timings->hsw, 7, 0); in hdmi_wp_video_config_timing()
175 timing_v |= FLD_VAL(timings->vbp, 31, 20); in hdmi_wp_video_config_timing()
176 timing_v |= FLD_VAL(timings->vfp, 19, 8); in hdmi_wp_video_config_timing()
177 timing_v |= FLD_VAL(timings->vsw, 7, 0); in hdmi_wp_video_config_timing()
A Ddispc.c664 #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0)) in dispc_ovl_write_color_conv_coef()
725 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0); in dispc_ovl_set_pos()
733 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); in dispc_ovl_set_input_size()
748 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); in dispc_ovl_set_output_size()
1062 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) | in dispc_mgr_set_cpr_coef()
1064 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) | in dispc_mgr_set_cpr_coef()
1307 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0)); in dispc_ovl_set_mflag_threshold()
1385 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0); in dispc_ovl_set_fir()
1423 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); in dispc_ovl_set_vid_accu2_0()
1432 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); in dispc_ovl_set_vid_accu2_1()
[all …]
A Ddss.h60 #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end)) macro
63 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
A Ddsi.c2219 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); in dsi_config_tx_fifo()
2252 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); in dsi_config_rx_fifo()
2668 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) | in dsi_vc_write_long_header()
2669 FLD_VAL(ecc, 31, 24); in dsi_vc_write_long_header()
3686 r = FLD_VAL(enter_hs_mode_lat, 31, 16) | in dsi_proto_timings()
3687 FLD_VAL(exit_hs_mode_lat, 15, 0); in dsi_proto_timings()
3941 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */ in dsi_update_screen_dispc()
/linux-6.3-rc2/drivers/gpu/drm/omapdrm/dss/
A Dhdmi_wp.c138 l |= FLD_VAL(video_fmt->y_res, 31, 16); in hdmi_wp_video_config_format()
139 l |= FLD_VAL(video_fmt->x_res, 15, 0); in hdmi_wp_video_config_format()
181 timing_h |= FLD_VAL(vm->hback_porch, 31, 20); in hdmi_wp_video_config_timing()
182 timing_h |= FLD_VAL(vm->hfront_porch, 19, 8); in hdmi_wp_video_config_timing()
183 timing_h |= FLD_VAL(vm->hsync_len - hsync_len_offset, 7, 0); in hdmi_wp_video_config_timing()
186 timing_v |= FLD_VAL(vm->vback_porch, 31, 20); in hdmi_wp_video_config_timing()
187 timing_v |= FLD_VAL(vm->vfront_porch, 19, 8); in hdmi_wp_video_config_timing()
188 timing_v |= FLD_VAL(vm->vsync_len, 7, 0); in hdmi_wp_video_config_timing()
A Ddispc.c862 #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0)) in dispc_ovl_write_color_conv_coef()
966 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0); in dispc_ovl_set_pos()
975 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); in dispc_ovl_set_input_size()
991 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); in dispc_ovl_set_output_size()
1319 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) | in dispc_mgr_set_cpr_coef()
1321 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) | in dispc_mgr_set_cpr_coef()
1577 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0)); in dispc_ovl_set_mflag_threshold()
1656 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0); in dispc_ovl_set_fir()
1703 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); in dispc_ovl_set_vid_accu2_0()
1713 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); in dispc_ovl_set_vid_accu2_1()
[all …]
A Ddss.h65 #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end)) macro
68 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
A Ddsi.c1671 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); in dsi_config_tx_fifo()
1703 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); in dsi_config_rx_fifo()
2074 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) | in dsi_vc_write_long_header()
2075 FLD_VAL(ecc, 31, 24); in dsi_vc_write_long_header()
2878 r = FLD_VAL(enter_hs_mode_lat, 31, 16) | in dsi_proto_timings()
2879 FLD_VAL(exit_hs_mode_lat, 15, 0); in dsi_proto_timings()
3127 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */ in dsi_update_screen_dispc()
/linux-6.3-rc2/drivers/gpu/drm/tidss/
A Dtidss_dispc.c997 FLD_VAL(vfp, 19, 8) | in dispc_vp_enable()
998 FLD_VAL(vbp, 31, 20)); in dispc_vp_enable()
1023 FLD_VAL(rf, 16, 16) | in dispc_vp_enable()
1024 FLD_VAL(ieo, 15, 15) | in dispc_vp_enable()
1341 #define OVAL(x, y) (FLD_VAL(x, 15, 3) | FLD_VAL(y, 31, 19)) in dispc_csc_offset_regval()
1348 #define CVAL(x, y) (FLD_VAL(x, 10, 0) | FLD_VAL(y, 26, 16))
1587 c12 = FLD_VAL(c1, 19, 10) | FLD_VAL(c2, 29, 20); in dispc_vid_write_fir_coefs()
2089 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0)); in dispc_vid_set_mflag_threshold()
2096 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0)); in dispc_vid_set_buf_threshold()
2410 #define CVAL(xR, xG, xB) (FLD_VAL(xR, 9, 0) | FLD_VAL(xG, 20, 11) | \
[all …]
/linux-6.3-rc2/drivers/crypto/
A Domap-aes.h25 #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end)) macro
A Domap-aes.c153 val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3); in omap_aes_write_ctrl()

Completed in 62 milliseconds