Home
last modified time | relevance | path

Searched refs:GCC_UFS_PHY_BCR (Results 1 – 25 of 40) sorted by relevance

12

/linux-6.3-rc2/include/dt-bindings/clock/
A Dqcom,gcc-sc7180.h146 #define GCC_UFS_PHY_BCR 2 macro
A Dqcom,gcc-sm6350.h163 #define GCC_UFS_PHY_BCR 4 macro
A Dqcom,gcc-sm6115.h180 #define GCC_UFS_PHY_BCR 3 macro
A Dqcom,gcc-sc7280.h218 #define GCC_UFS_PHY_BCR 9 macro
A Dqcom,gcc-sm6125.h233 #define GCC_UFS_PHY_BCR 2 macro
A Dqcom,sm8550-gcc.h208 #define GCC_UFS_PHY_BCR 24 macro
A Dqcom,gcc-sm8450.h224 #define GCC_UFS_PHY_BCR 25 macro
A Dqcom,sm6375-gcc.h214 #define GCC_UFS_PHY_BCR 13 macro
A Dqcom,gcc-sdm845.h219 #define GCC_UFS_PHY_BCR 14 macro
A Dqcom,gcc-sm8150.h238 #define GCC_UFS_PHY_BCR 25 macro
A Dqcom,gcc-sm8250.h245 #define GCC_UFS_PHY_BCR 33 macro
A Dqcom,gcc-sm8350.h239 #define GCC_UFS_PHY_BCR 25 macro
A Dqcom,sa8775p-gcc.h287 #define GCC_UFS_PHY_BCR 25 macro
A Dqcom,gcc-sc8180x.h286 #define GCC_UFS_PHY_BCR 36 macro
A Dqcom,gcc-sc8280xp.h451 #define GCC_UFS_PHY_BCR 49 macro
/linux-6.3-rc2/Documentation/devicetree/bindings/ufs/
A Dqcom,ufs.yaml213 resets = <&gcc GCC_UFS_PHY_BCR>;
/linux-6.3-rc2/drivers/clk/qcom/
A Dgcc-sc7180.c2376 [GCC_UFS_PHY_BCR] = { 0x77000 },
A Dgcc-sm6350.c2498 [GCC_UFS_PHY_BCR] = { 0x3a000 },
A Dgcc-sm8550.c3261 [GCC_UFS_PHY_BCR] = { 0x77000 },
A Dgcc-sm8450.c3156 [GCC_UFS_PHY_BCR] = { 0x87000 },
A Dgcc-sc7280.c3395 [GCC_UFS_PHY_BCR] = { 0x77000 },
A Dgcc-sm6115.c3433 [GCC_UFS_PHY_BCR] = { 0x45000 },
A Dgcc-sm8250.c3568 [GCC_UFS_PHY_BCR] = { 0x77000 },
/linux-6.3-rc2/arch/arm64/boot/dts/qcom/
A Dsm6350.dtsi944 resets = <&gcc GCC_UFS_PHY_BCR>;
A Dsm6115.dtsi794 resets = <&gcc GCC_UFS_PHY_BCR>;

Completed in 56 milliseconds

12