Home
last modified time | relevance | path

Searched refs:IS_CHERRYVIEW (Results 1 – 25 of 55) sorted by relevance

123

/linux-6.3-rc2/drivers/gpu/drm/i915/display/
A Dg4x_dp.c52 return IS_CHERRYVIEW(i915) ? &chv_dpll[0] : &vlv_dpll[0]; in vlv_get_dpll()
68 } else if (IS_CHERRYVIEW(dev_priv)) { in g4x_dp_set_clock()
162 if (IS_CHERRYVIEW(dev_priv)) in intel_dp_prepare()
291 else if (IS_CHERRYVIEW(dev_priv)) in g4x_dp_port_enabled()
467 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in intel_dp_link_down()
652 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_enable_dp()
662 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in intel_enable_dp()
665 if (IS_CHERRYVIEW(dev_priv)) in intel_enable_dp()
1314 if (IS_CHERRYVIEW(dev_priv)) { in g4x_dp_init()
1340 if (IS_CHERRYVIEW(dev_priv)) in g4x_dp_init()
[all …]
A Dintel_pps.c28 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { in pps_name()
115 if (IS_CHERRYVIEW(dev_priv)) in vlv_power_sequencer_kick()
127 release_cl_override = IS_CHERRYVIEW(dev_priv) && in vlv_power_sequencer_kick()
346 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in intel_num_pps()
395 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { in pps_initial_setup()
485 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_pps_get_registers()
531 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in edp_have_panel_power()
1510 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in pps_init_registers()
1571 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in intel_pps_encoder_reset()
1610 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in pps_init_late()
[all …]
A Dintel_pipe_crc.c148 if (!IS_CHERRYVIEW(dev_priv)) in vlv_pipe_crc_ctl_reg()
408 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in get_new_crc_ctl_reg()
538 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_is_valid_crc_source()
614 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_crtc_set_crc_source()
A Di9xx_plane.c140 if (IS_CHERRYVIEW(dev_priv)) in i9xx_plane_has_windowing()
464 if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) { in i9xx_plane_update_arm()
805 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in intel_primary_plane_create()
839 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_primary_plane_create()
870 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in intel_primary_plane_create()
912 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { in intel_primary_plane_create()
1016 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B && in i9xx_get_initial_plane_config()
A Dintel_lpe_audio.c122 pdata->num_ports = IS_CHERRYVIEW(dev_priv) ? 3 : 2; /* B,C,D or B,C */ in lpe_audio_platdev_create()
187 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in lpe_audio_detect()
A Dintel_vga.c20 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in intel_vga_cntrl_reg()
A Dg4x_hdmi.c53 else if (IS_CHERRYVIEW(dev_priv)) in intel_hdmi_prepare()
583 if (IS_CHERRYVIEW(dev_priv)) { in g4x_hdmi_init()
608 if (IS_CHERRYVIEW(dev_priv)) { in g4x_hdmi_init()
A Dintel_sprite.c463 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) in vlv_sprite_update_arm()
1407 if (IS_CHERRYVIEW(dev_priv) && in chv_plane_check_rotation()
1503 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in intel_sprite_set_colorkey_ioctl()
1742 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { in intel_sprite_plane_create()
1751 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { in intel_sprite_plane_create()
1801 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { in intel_sprite_plane_create()
A Dintel_cdclk.c547 if (IS_CHERRYVIEW(dev_priv)) in vlv_program_pfi_credits()
554 if (IS_CHERRYVIEW(dev_priv)) in vlv_program_pfi_credits()
2347 else if (IS_CHERRYVIEW(dev_priv)) in intel_pixel_rate_to_cdclk()
2415 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in intel_crtc_compute_min_cdclk()
2951 else if (IS_CHERRYVIEW(dev_priv)) in intel_compute_max_dotclk()
3020 } else if (IS_CHERRYVIEW(dev_priv)) { in intel_update_max_cdclk()
3054 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_update_cdclk()
3192 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_read_rawclk()
3382 } else if (IS_CHERRYVIEW(dev_priv)) { in intel_init_cdclk_hooks()
A Dvlv_dsi_pll.c75 if (IS_CHERRYVIEW(dev_priv)) { in dsi_calc_mnp()
125 int refclk = IS_CHERRYVIEW(dev_priv) ? 100000 : 25000; in vlv_dsi_pclk()
A Dintel_dsi_vbt.c496 else if (IS_CHERRYVIEW(dev_priv)) in mipi_exec_gpio()
979 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in intel_dsi_vbt_gpio_init()
1040 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in intel_dsi_vbt_gpio_cleanup()
A Dintel_crtc.c340 if (IS_CHERRYVIEW(dev_priv) || in intel_crtc_init()
484 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in intel_pipe_update_start()
A Dintel_display.c2236 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { in valleyview_crtc_enable()
2247 if (IS_CHERRYVIEW(dev_priv)) in valleyview_crtc_enable()
2356 if (IS_CHERRYVIEW(dev_priv)) in i9xx_crtc_disable()
3000 IS_CHERRYVIEW(dev_priv)) { in i9xx_set_pipeconf()
3206 IS_CHERRYVIEW(dev_priv)) { in i9xx_get_pipe_config()
3231 if (IS_CHERRYVIEW(dev_priv)) in i9xx_get_pipe_config()
3282 if (IS_CHERRYVIEW(dev_priv)) in i9xx_get_pipe_config()
4923 IS_CHERRYVIEW(dev_priv))) in compute_baseline_pipe_bpp()
5771 if (IS_CHERRYVIEW(dev_priv)) in intel_pipe_config_compare()
8029 if (IS_CHERRYVIEW(dev_priv)) { in intel_setup_outputs()
[all …]
A Dintel_drrs.c73 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_drrs_set_refresh_rate_pipeconf()
/linux-6.3-rc2/drivers/gpu/drm/i915/selftests/
A Dintel_uncore.c175 if (IS_VALLEYVIEW(gt->i915) || IS_CHERRYVIEW(gt->i915)) { in live_forcewake_ops()
287 !IS_CHERRYVIEW(gt->i915)) in live_forcewake_domains()
/linux-6.3-rc2/drivers/gpu/drm/i915/gt/
A Dintel_gtt.c32 return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915); in intel_vm_no_concurrent_access_wa()
418 else if (IS_CHERRYVIEW(i915)) in gtt_write_workarounds()
612 else if (IS_CHERRYVIEW(i915) || IS_GEN9_LP(i915)) in setup_private_pat()
A Dintel_rc6.c584 if (IS_CHERRYVIEW(i915)) in intel_rc6_init()
622 if (IS_CHERRYVIEW(i915)) in intel_rc6_enable()
777 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { in intel_rc6_residency_ns()
A Dintel_rps.c838 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in rps_set()
1539 else if (IS_CHERRYVIEW(i915)) in intel_rps_enable()
1637 else if (IS_CHERRYVIEW(i915)) in intel_gpu_freq()
1654 else if (IS_CHERRYVIEW(i915)) in intel_freq_opcode()
1870 adj = IS_CHERRYVIEW(gt->i915) ? 2 : 1; in rps_work()
1886 adj = IS_CHERRYVIEW(gt->i915) ? -2 : -1; in rps_work()
2014 if (IS_CHERRYVIEW(i915)) in intel_rps_init()
2107 else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in intel_rps_get_cagf()
2135 } else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { in read_cagf()
A Dselftest_rc6.c51 if (IS_VALLEYVIEW(gt->i915) || IS_CHERRYVIEW(gt->i915)) in live_rc6_manual()
A Dintel_gt_pm_debugfs.c324 else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in drpc_show()
355 } else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) { in intel_gt_pm_frequency_dump()
A Dintel_gt_sysfs_pm.c320 if (IS_VALLEYVIEW(gt->i915) || IS_CHERRYVIEW(gt->i915)) { in intel_sysfs_rc6_init()
723 if (IS_VALLEYVIEW(gt->i915) || IS_CHERRYVIEW(gt->i915)) in intel_sysfs_rps_init()
/linux-6.3-rc2/drivers/gpu/drm/i915/soc/
A Dintel_gmch.c87 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) in intel_gmch_bar_setup()
/linux-6.3-rc2/drivers/gpu/drm/i915/
A Dvlv_suspend.c386 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) in vlv_suspend_complete()
431 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) in vlv_resume_prepare()
A Dvlv_sideband.c224 if (IS_CHERRYVIEW(i915)) in vlv_dpio_phy_iosf_port()
A Di915_irq.c191 IS_CHERRYVIEW(dev_priv)) in intel_hpd_init_pins()
1180 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in i9xx_hpd_irq_ack()
1219 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in i9xx_hpd_irq_handler()
1234 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && in i9xx_hpd_irq_handler()
2589 if (IS_CHERRYVIEW(dev_priv)) in vlv_display_irq_reset()
2623 if (IS_CHERRYVIEW(dev_priv)) in vlv_display_irq_postinstall()
3948 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) in intel_irq_init()
3989 if (IS_CHERRYVIEW(dev_priv)) in intel_irq_handler()
4014 if (IS_CHERRYVIEW(dev_priv)) in intel_irq_reset()
4039 if (IS_CHERRYVIEW(dev_priv)) in intel_irq_postinstall()

Completed in 68 milliseconds

123