Searched refs:JZ4740_CLK_PLL_HALF (Results 1 – 3 of 3) sorted by relevance
/linux-6.3-rc2/drivers/clk/ingenic/ |
A D | jz4740-cgu.c | 94 [JZ4740_CLK_PLL_HALF] = { 151 .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 }, 161 .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 }, 167 .parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 }, 183 .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 }, 190 .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 }, 197 .parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
|
/linux-6.3-rc2/include/dt-bindings/clock/ |
A D | ingenic,jz4740-cgu.h | 18 #define JZ4740_CLK_PLL_HALF 3 macro
|
/linux-6.3-rc2/arch/mips/boot/dts/ingenic/ |
A D | jz4740.dtsi | 198 <&cgu JZ4740_CLK_PLL_HALF>;
|
Completed in 4 milliseconds