Searched refs:MMC_TIMING_MMC_DDR52 (Results 1 – 25 of 39) sorted by relevance
12
32 if (ios->timing == MMC_TIMING_MMC_DDR52 || in dw_mci_hi3798cv200_set_ios()40 if (ios->timing == MMC_TIMING_MMC_DDR52) in dw_mci_hi3798cv200_set_ios()
49 ios->timing == MMC_TIMING_MMC_DDR52) in dw_mci_rk3288_set_ios()107 case MMC_TIMING_MMC_DDR52: in dw_mci_rk3288_set_ios()
661 case MMC_TIMING_MMC_DDR52: in sdhci_zynqmp_sdcardclk_set_phase()730 case MMC_TIMING_MMC_DDR52: in sdhci_zynqmp_sampleclk_set_phase()790 case MMC_TIMING_MMC_DDR52: in sdhci_versal_sdcardclk_set_phase()857 case MMC_TIMING_MMC_DDR52: in sdhci_versal_sampleclk_set_phase()1127 arasan_dt_read_clk_phase(dev, clk_data, MMC_TIMING_MMC_DDR52, in arasan_dt_parse_clk_phases()
36 if (ios->timing == MMC_TIMING_MMC_DDR52 || ios->timing == MMC_TIMING_UHS_DDR50) { in dw_mci_starfive_set_ios()
215 (timing == MMC_TIMING_MMC_DDR52)) in xenon_set_uhs_signaling()360 host->timing == MMC_TIMING_MMC_DDR52) in xenon_execute_tuning()
100 { "sprd,phy-delay-mmc-ddr52", MMC_TIMING_MMC_DDR52, },347 case MMC_TIMING_MMC_DDR52: in sdhci_sprd_set_uhs_signaling()
621 case MMC_TIMING_MMC_DDR52: in xenon_emmc_phy_set()753 case MMC_TIMING_MMC_DDR52: in xenon_hs_delay_adj()
130 [MMC_TIMING_MMC_DDR52] = {"ti,otap-del-sel-ddr52",613 if (i <= MMC_TIMING_MMC_DDR52) in sdhci_am654_get_otap_delay()
283 case MMC_TIMING_MMC_DDR52: in arasan_select_phy_clock()
831 if (timing == MMC_TIMING_UHS_DDR50 || timing == MMC_TIMING_MMC_DDR52) in sdhci_omap_set_uhs_signaling()1174 pinctrl_state[MMC_TIMING_MMC_DDR52] = state; in sdhci_omap_config_iodelay_pinctrl_state()1180 pinctrl_state[MMC_TIMING_MMC_DDR52] = state; in sdhci_omap_config_iodelay_pinctrl_state()
288 case MMC_TIMING_MMC_DDR52: in sdhci_cdns_set_uhs_signaling()
742 ios->timing != MMC_TIMING_MMC_DDR52) { in sunxi_mmc_clk_set_phase()787 if (ios->timing == MMC_TIMING_MMC_DDR52 && in sunxi_mmc_clk_set_rate()892 ios->timing == MMC_TIMING_MMC_DDR52) in sunxi_mmc_set_clk()
119 (timing == MMC_TIMING_MMC_DDR52)) in sdhci_brcmstb_set_uhs_signaling()
292 case MMC_TIMING_MMC_DDR52: in sdhci_st_set_uhs_signaling()
105 if (timing == MMC_TIMING_MMC_DDR52) { in sdhci_at91_set_uhs_signaling()
265 case MMC_TIMING_MMC_DDR52: in pxav3_set_uhs_signaling()
569 case MMC_TIMING_MMC_DDR52: in meson_mmc_prepare_ios_clock()589 case MMC_TIMING_MMC_DDR52: in meson_mmc_check_resampling()
324 case MMC_TIMING_MMC_DDR52: in dw_mci_exynos_set_ios()
253 if (host->mmc->ios.timing == MMC_TIMING_MMC_DDR52 || in mmci_sdmmc_set_clkreg()
173 (timing == MMC_TIMING_MMC_DDR52)) in dwcmshc_set_uhs_signaling()
1035 case MMC_TIMING_MMC_DDR52: in sd_set_timing()1116 case MMC_TIMING_MMC_DDR52: in sdmmc_set_ios()
73 return card->host->ios.timing == MMC_TIMING_MMC_DDR52; in mmc_card_ddr52()
144 case MMC_TIMING_MMC_DDR52: in mmc_ios_show()
259 &map->phase[MMC_TIMING_MMC_DDR52]); in mmc_of_parse_clk_phase()
61 #define MMC_TIMING_MMC_DDR52 8 macro
Completed in 77 milliseconds