Home
last modified time | relevance | path

Searched refs:NUM_FCLK_DPM_LEVELS (Results 1 – 16 of 16) sorted by relevance

/linux-6.3-rc2/drivers/gpu/drm/amd/pm/powerplay/inc/
A Dsmu10_driver_if.h102 #define NUM_FCLK_DPM_LEVELS 4 macro
113 DpmClock_t FClocks[NUM_FCLK_DPM_LEVELS];
A Dsmu11_driver_if.h43 #define NUM_FCLK_DPM_LEVELS 8 macro
58 #define MAX_FCLK_DPM_LEVEL (NUM_FCLK_DPM_LEVELS - 1)
426 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ];
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/swsmu/inc/pmfw_if/
A Dsmu12_driver_if.h107 #define NUM_FCLK_DPM_LEVELS 4 macro
119 DpmClock_t FClocks[NUM_FCLK_DPM_LEVELS];
A Dsmu11_driver_if_vangogh.h110 #define NUM_FCLK_DPM_LEVELS 4 macro
138 df_pstate_t DfPstateTable[NUM_FCLK_DPM_LEVELS];
A Dsmu13_driver_if_aldebaran.h32 #define NUM_FCLK_DPM_LEVELS 8 macro
300 uint32_t FidTableFclk[NUM_FCLK_DPM_LEVELS]; //PPCLK_FCLK
301 uint8_t DidTableFclk[NUM_FCLK_DPM_LEVELS]; //PPCLK_FCLK
A Dsmu13_driver_if_v13_0_0.h42 #define NUM_FCLK_DPM_LEVELS 8 macro
1041 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
1114 …uint8_t FclkDpmUPstates[NUM_FCLK_DPM_LEVELS]; // U P-state ID associated with each FCLK DPM s…
1115 …uint16_t FclkDpmVddU[NUM_FCLK_DPM_LEVELS]; // mV(Q2) Vset U voltage associated with each FCLK …
1116 uint16_t FclkDpmUSpeed[NUM_FCLK_DPM_LEVELS]; //U speed associated with each FCLK DPM state
1390 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
A Dsmu13_driver_if_v13_0_7.h45 #define NUM_FCLK_DPM_LEVELS 8 macro
1079 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
1150 …uint8_t FclkDpmUPstates[NUM_FCLK_DPM_LEVELS]; // U P-state ID associated with each FCLK DPM s…
1151 …uint16_t FclkDpmVddU[NUM_FCLK_DPM_LEVELS]; // mV(Q2) Vset U voltage associated with each FCLK …
1152 uint16_t FclkDpmUSpeed[NUM_FCLK_DPM_LEVELS]; //U speed associated with each FCLK DPM state
1423 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
A Dsmu11_driver_if_arcturus.h40 #define NUM_FCLK_DPM_LEVELS 8 macro
50 #define MAX_FCLK_DPM_LEVEL (NUM_FCLK_DPM_LEVELS - 1)
520 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
A Dsmu11_driver_if_sienna_cichlid.h48 #define NUM_FCLK_DPM_LEVELS 8 macro
67 #define MAX_FCLK_DPM_LEVEL (NUM_FCLK_DPM_LEVELS - 1)
691 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
1051 uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ]; // In MHz
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/swsmu/smu12/
A Drenoir_ppt.c218 if (dpm_level >= NUM_FCLK_DPM_LEVELS) in renoir_get_dpm_clk_limited()
228 if (dpm_level >= NUM_FCLK_DPM_LEVELS) in renoir_get_dpm_clk_limited()
572 count = NUM_FCLK_DPM_LEVELS; in renoir_print_clk_levels()
773 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) { in renoir_get_dpm_clock_table()
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/swsmu/smu11/
A Dvangogh_ppt.c2102 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) { in vangogh_get_dpm_clock_table()
2107 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) { in vangogh_get_dpm_clock_table()
A Darcturus_ppt.c1791 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) in arcturus_dump_pptable()
A Dsienna_cichlid_ppt.c2690 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) in beige_goby_dump_pptable()
3328 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) in sienna_cichlid_dump_pptable()
/linux-6.3-rc2/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
A Dvega20_processpptables.c336 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++)
A Dsmu10_hwmgr.c516 NUM_FCLK_DPM_LEVELS, in smu10_populate_clock_table()
A Dvega20_hwmgr.c3601 PP_ASSERT_WITH_CODE(dpm_table->count <= NUM_FCLK_DPM_LEVELS, in vega20_set_fclk_to_highest_dpm_level()

Completed in 76 milliseconds