Home
last modified time | relevance | path

Searched refs:PCLK_PWM0 (Results 1 – 13 of 13) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dpx30-cru.h162 #define PCLK_PWM0 339 macro
A Drk3308-cru.h185 #define PCLK_PWM0 206 macro
A Drk3368-cru.h134 #define PCLK_PWM0 350 macro
A Drockchip,rv1126-cru.h48 #define PCLK_PWM0 35 macro
A Drk3568-cru.h61 #define PCLK_PWM0 48 macro
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3308.dtsi492 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
503 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
514 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
525 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
A Drk356x.dtsi461 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
472 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
483 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
494 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
A Dpx30.dtsi664 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
675 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
686 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
697 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3368.c704 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 0, GFLAGS),
A Dclk-px30.c856 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 15, GFLAGS),
A Dclk-rk3308.c874 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
A Dclk-rv1126.c313 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
A Dclk-rk3568.c1505 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,

Completed in 33 milliseconds