/linux-6.3-rc2/arch/arm/boot/dts/ |
A D | s3c64xx.dtsi | 147 clocks = <&clocks PCLK_UART2>, <&clocks PCLK_UART2>,
|
A D | rk3xxx.dtsi | 424 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
|
A D | rv1126.dtsi | 256 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
|
/linux-6.3-rc2/include/dt-bindings/clock/ |
A D | samsung,s3c64xx-clock.h | 86 #define PCLK_UART2 71 macro
|
A D | rk3036-cru.h | 70 #define PCLK_UART2 343 macro
|
A D | exynos7-clk.h | 94 #define PCLK_UART2 2 macro
|
A D | rk3188-cru-common.h | 86 #define PCLK_UART2 334 macro
|
A D | rk3128-cru.h | 110 #define PCLK_UART2 343 macro
|
A D | rk3228-cru.h | 109 #define PCLK_UART2 343 macro
|
A D | rv1108-cru.h | 118 #define PCLK_UART2 267 macro
|
A D | px30-cru.h | 153 #define PCLK_UART2 330 macro
|
A D | rk3288-cru.h | 135 #define PCLK_UART2 343 macro
|
A D | rk3308-cru.h | 178 #define PCLK_UART2 199 macro
|
A D | rk3328-cru.h | 143 #define PCLK_UART2 212 macro
|
A D | rk3368-cru.h | 127 #define PCLK_UART2 343 macro
|
A D | rockchip,rv1126-cru.h | 313 #define PCLK_UART2 251 macro
|
A D | rk3399-cru.h | 249 #define PCLK_UART2 354 macro
|
A D | rockchip,rk3588-cru.h | 175 #define PCLK_UART2 160 macro
|
A D | rk3568-cru.h | 351 #define PCLK_UART2 288 macro
|
/linux-6.3-rc2/Documentation/devicetree/bindings/clock/ |
A D | rockchip,rk3588-cru.yaml | 16 PCLK_UART2, as well as SRST_P_UART2 and SRST_S_UART2 for the second UART
|
/linux-6.3-rc2/drivers/clk/samsung/ |
A D | clk-s3c64xx.c | 242 GATE_BUS(PCLK_UART2, "pclk_uart2", "pclk", PCLK_GATE, 3), 347 ALIAS(PCLK_UART2, "s3c6400-uart.2", "uart"),
|
/linux-6.3-rc2/drivers/clk/rockchip/ |
A D | clk-rk3036.c | 419 GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
|
A D | clk-rk3128.c | 510 GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
|
A D | clk-rk3228.c | 615 GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 14, GFLAGS),
|
A D | clk-rk3188.c | 522 GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
|