Home
last modified time | relevance | path

Searched refs:PCLK_WDT (Results 1 – 25 of 36) sorted by relevance

12

/linux-6.3-rc2/include/dt-bindings/clock/
A Dsamsung,s3c64xx-clock.h84 #define PCLK_WDT 69 macro
A Drk3036-cru.h77 #define PCLK_WDT 368 macro
A Dexynos7-clk.h125 #define PCLK_WDT 3 macro
A Drk3188-cru-common.h83 #define PCLK_WDT 331 macro
A Drk3128-cru.h92 #define PCLK_WDT 319 macro
A Drv1108-cru.h135 #define PCLK_WDT 284 macro
A Drk3288-cru.h160 #define PCLK_WDT 368 macro
A Drk3308-cru.h193 #define PCLK_WDT 214 macro
A Drk3328-cru.h167 #define PCLK_WDT 236 macro
A Drk3368-cru.h150 #define PCLK_WDT 368 macro
A Drockchip,rv1126-cru.h310 #define PCLK_WDT 248 macro
A Drk3399-cru.h275 #define PCLK_WDT 380 macro
A Drockchip,rk3588-cru.h233 #define PCLK_WDT 218 macro
/linux-6.3-rc2/drivers/clk/samsung/
A Dclk-s3c64xx.c240 GATE_BUS(PCLK_WDT, "pclk_wdt", "pclk", PCLK_GATE, 5),
345 ALIAS(PCLK_WDT, NULL, "watchdog"),
A Dclk-exynos7.c844 GATE(PCLK_WDT, "pclk_wdt", "mout_aclk_peris_66_user",
/linux-6.3-rc2/arch/arm/boot/dts/
A Ds3c64xx.dtsi101 clocks = <&clocks PCLK_WDT>;
A Drk3xxx.dtsi351 clocks = <&cru PCLK_WDT>;
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3036.c416 GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
A Dclk-rk3128.c512 GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
A Dclk-rk3188.c519 GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
A Dclk-rk3328.c796 SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
A Dclk-rv1108.c632 GATE(PCLK_WDT, "pclk_wdt", "pclk_bus_pre", 0,
A Dclk-rk3368.c817 SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"),
A Dclk-rk3288.c774 SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"),
/linux-6.3-rc2/arch/arm64/boot/dts/exynos/
A Dexynos7.dtsi556 clocks = <&clock_peris PCLK_WDT>;

Completed in 43 milliseconds

12