Home
last modified time | relevance | path

Searched refs:PLL_CPLL (Results 1 – 25 of 31) sorted by relevance

12

/linux-6.3-rc2/include/dt-bindings/clock/
A Drk3188-cru-common.h13 #define PLL_CPLL 3 macro
A Drk3128-cru.h13 #define PLL_CPLL 3 macro
A Drk3228-cru.h13 #define PLL_CPLL 3 macro
A Dpx30-cru.h9 #define PLL_CPLL 3 macro
A Drk3288-cru.h13 #define PLL_CPLL 3 macro
A Drk3328-cru.h13 #define PLL_CPLL 3 macro
A Drk3368-cru.h13 #define PLL_CPLL 4 macro
A Drockchip,rv1126-cru.h67 #define PLL_CPLL 3 macro
A Drk3399-cru.h14 #define PLL_CPLL 4 macro
A Drockchip,rk3588-cru.h20 #define PLL_CPLL 5 macro
A Drk3568-cru.h72 #define PLL_CPLL 3 macro
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3188.c220 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
231 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
A Dclk-rk3128.c163 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
A Dclk-rk3228.c173 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
A Dclk-rk3328.c221 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rk3368.c136 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12),
A Dclk-rk3288.c230 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
A Dclk-px30.c191 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rv1126.c202 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
A Dclk-rk3399.c225 [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3368-r88.dts215 assigned-clock-parents = <&cru PLL_CPLL>;
A Drk3399-gru-scarlet.dtsi369 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
A Drk3399-gru.dtsi353 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
/linux-6.3-rc2/arch/arm/boot/dts/
A Drk3188-bqedison2qc.dts227 assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
A Drk3066a.dtsi210 assigned-clocks = <&cru PLL_CPLL>, <&cru PLL_GPLL>,

Completed in 48 milliseconds

12