Home
last modified time | relevance | path

Searched refs:SCLK_I2S0 (Results 1 – 20 of 20) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Drk3188-cru-common.h31 #define SCLK_I2S0 75 macro
A Drk3128-cru.h28 #define SCLK_I2S0 80 macro
A Drk3228-cru.h27 #define SCLK_I2S0 80 macro
A Drv1108-cru.h25 #define SCLK_I2S0 75 macro
A Drk3288-cru.h37 #define SCLK_I2S0 82 macro
A Drk3328-cru.h30 #define SCLK_I2S0 41 macro
/linux-6.3-rc2/Documentation/devicetree/bindings/sound/
A Drockchip-i2s.yaml128 clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0>;
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3188.c547 MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT,
672 MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT,
A Dclk-rk3128.c364 GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
A Dclk-rk3228.c424 GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
A Dclk-rk3328.c377 GATE(SCLK_I2S0, "clk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
A Dclk-rv1108.c508 GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
A Dclk-rk3288.c370 GATE(SCLK_I2S0, "sclk_i2s0", "i2s_pre", CLK_SET_RATE_PARENT,
/linux-6.3-rc2/arch/arm/boot/dts/
A Drk3288-firefly-reload.dts222 clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>;
A Drk3188-bqedison2qc.dts451 clocks = <&cru SCLK_I2S0>;
A Drk3188.dtsi171 clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0>;
A Drk3066a.dtsi160 clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0>;
A Drk322x.dtsi153 clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>;
A Drk3288.dtsi965 clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0>;
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3328.dtsi216 clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>;

Completed in 32 milliseconds