Home
last modified time | relevance | path

Searched refs:SCLK_PWM (Results 1 – 10 of 10) sorted by relevance

/linux-6.3-rc2/include/dt-bindings/clock/
A Dexynos7-clk.h88 #define SCLK_PWM 11 macro
A Ds5pv210.h191 #define SCLK_PWM 169 macro
A Drv1108-cru.h71 #define SCLK_PWM 121 macro
A Drk3328-cru.h49 #define SCLK_PWM 60 macro
/linux-6.3-rc2/arch/arm/boot/dts/
A Drv1108.dtsi200 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
212 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
224 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
236 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
/linux-6.3-rc2/arch/arm64/boot/dts/rockchip/
A Drk3328.dtsi455 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
466 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
477 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
489 clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
/linux-6.3-rc2/drivers/clk/samsung/
A Dclk-s5pv210.c592 GATE(SCLK_PWM, "sclk_pwm", "dout_pwm", CLK_SRC_MASK0, 19,
A Dclk-exynos7.c675 GATE(SCLK_PWM, "sclk_pwm", "fin_pll", ENABLE_SCLK_PERIC0, 21, 0, 0),
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-rk3328.c465 COMPOSITE(SCLK_PWM, "clk_pwm", mux_2plls_p, 0,
A Dclk-rv1108.c627 COMPOSITE(SCLK_PWM, "clk_pwm", mux_pll_src_2plls_p, 0,

Completed in 19 milliseconds