Home
last modified time | relevance | path

Searched refs:TEGRA124_CLK_PLL_P (Results 1 – 8 of 8) sorted by relevance

/linux-6.3-rc2/drivers/clk/tegra/
A Dclk-tegra124.c945 { .con_id = "pll_p", .dt_id = TEGRA124_CLK_PLL_P },
1291 { TEGRA124_CLK_UARTA, TEGRA124_CLK_PLL_P, 408000000, 0 },
1292 { TEGRA124_CLK_UARTB, TEGRA124_CLK_PLL_P, 408000000, 0 },
1293 { TEGRA124_CLK_UARTC, TEGRA124_CLK_PLL_P, 408000000, 0 },
1294 { TEGRA124_CLK_UARTD, TEGRA124_CLK_PLL_P, 408000000, 0 },
1304 { TEGRA124_CLK_DSIALP, TEGRA124_CLK_PLL_P, 68000000, 0 },
1305 { TEGRA124_CLK_DSIBLP, TEGRA124_CLK_PLL_P, 68000000, 0 },
1311 { TEGRA124_CLK_SBC4, TEGRA124_CLK_PLL_P, 12000000, 1 },
1320 { TEGRA124_CLK_SATA, TEGRA124_CLK_PLL_P, 104000000, 0 },
1333 { TEGRA124_CLK_PWM, TEGRA124_CLK_PLL_P, 408000000, 0 },
[all …]
/linux-6.3-rc2/Documentation/devicetree/bindings/cpufreq/
A Dnvidia,tegra124-cpufreq.txt33 <&tegra_car TEGRA124_CLK_PLL_P>,
/linux-6.3-rc2/include/dt-bindings/clock/
A Dtegra124-car-common.h239 #define TEGRA124_CLK_PLL_P 211 macro
/linux-6.3-rc2/arch/arm/boot/dts/
A Dtegra124-nyan-blaze-emc.dtsi13 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
20 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
27 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
34 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
41 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
48 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
A Dtegra124-apalis-emc.dtsi17 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
24 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
31 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
38 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
45 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
52 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
A Dtegra124-jetson-tk1-emc.dtsi13 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
20 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
27 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
34 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
41 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
48 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
A Dtegra124-nyan-big-emc.dtsi13 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
20 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
27 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
34 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
41 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
48 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
94 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
101 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
108 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
115 clocks = <&tegra_car TEGRA124_CLK_PLL_P>;
[all …]
A Dtegra124.dtsi1202 <&tegra_car TEGRA124_CLK_PLL_P>,

Completed in 17 milliseconds