Home
last modified time | relevance | path

Searched refs:_hw (Results 1 – 25 of 170) sorted by relevance

1234567

/linux-6.3-rc2/drivers/clk/qcom/
A Dclk-rcg.h96 #define to_clk_rcg(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg, clkr) argument
129 #define to_clk_dyn_rcg(_hw) \ argument
130 container_of(to_clk_regmap(_hw), struct clk_dyn_rcg, clkr)
157 #define to_clk_rcg2(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg2, clkr) argument
165 #define to_clk_rcg2_gfx3d(_hw) \ argument
166 container_of(to_clk_rcg2(_hw), struct clk_rcg2_gfx3d, rcg)
A Dclk-krait.h24 #define to_krait_mux_clk(_hw) container_of(_hw, struct krait_mux_clk, hw) argument
37 #define to_krait_div2_clk(_hw) container_of(_hw, struct krait_div2_clk, hw) argument
A Dclk-branch.h45 #define to_clk_branch(_hw) \ argument
46 container_of(to_clk_regmap(_hw), struct clk_branch, clkr)
A Dclk-hfpll.h39 #define to_clk_hfpll(_hw) \ argument
40 container_of(to_clk_regmap(_hw), struct clk_hfpll, clkr)
A Dclk-pll.h59 #define to_clk_pll(_hw) container_of(to_clk_regmap(_hw), struct clk_pll, clkr) argument
/linux-6.3-rc2/drivers/clk/stm32/
A Dclk-stm32-core.h101 #define to_clk_stm32_mux(_hw) container_of(_hw, struct clk_stm32_mux, hw) argument
111 #define to_clk_stm32_gate(_hw) container_of(_hw, struct clk_stm32_gate, hw) argument
121 #define to_clk_stm32_divider(_hw) container_of(_hw, struct clk_stm32_div, hw) argument
133 #define to_clk_stm32_composite(_hw) container_of(_hw, struct clk_stm32_composite, hw) argument
/linux-6.3-rc2/drivers/net/ethernet/intel/ixgbe/
A Dixgbe_type.h83 #define IXGBE_BY_MAC(_hw, r) ((_hw)->mvals[IXGBE_CAT(r, IDX)]) argument
97 #define IXGBE_I2CCTL(_hw) IXGBE_BY_MAC((_hw), I2CCTL) argument
111 #define IXGBE_EEC(_hw) IXGBE_BY_MAC((_hw), EEC) argument
119 #define IXGBE_FLA(_hw) IXGBE_BY_MAC((_hw), FLA) argument
131 #define IXGBE_GRC(_hw) IXGBE_BY_MAC((_hw), GRC) argument
181 #define IXGBE_I2C_BB_EN(_hw) IXGBE_BY_MAC((_hw), I2C_BB_EN) argument
965 #define IXGBE_FACTPS(_hw) IXGBE_BY_MAC((_hw), FACTPS) argument
973 #define IXGBE_SWSM(_hw) IXGBE_BY_MAC((_hw), SWSM) argument
979 #define IXGBE_FWSM(_hw) IXGBE_BY_MAC((_hw), FWSM) argument
1007 #define IXGBE_CIAA(_hw) IXGBE_BY_MAC((_hw), CIAA) argument
[all …]
/linux-6.3-rc2/drivers/clk/tegra/
A Dclk.h85 #define to_clk_sync_source(_hw) \ argument
86 container_of(_hw, struct tegra_clk_sync_source, hw)
126 #define to_clk_frac_div(_hw) container_of(_hw, struct tegra_clk_frac_div, hw) argument
385 #define to_clk_pll(_hw) container_of(_hw, struct tegra_clk_pll, hw) argument
515 #define to_clk_pll_out(_hw) container_of(_hw, struct tegra_clk_pll_out, hw) argument
571 #define to_clk_periph_gate(_hw) \ argument
572 container_of(_hw, struct tegra_clk_periph_gate, hw)
628 #define to_clk_periph(_hw) container_of(_hw, struct tegra_clk_periph, hw) argument
751 #define to_clk_super_mux(_hw) container_of(_hw, struct tegra_clk_super_mux, hw) argument
792 #define to_clk_sdmmc_mux(_hw) container_of(_hw, struct tegra_sdmmc_mux, hw) argument
/linux-6.3-rc2/drivers/clk/baikal-t1/
A Dccu-pll.h61 #define to_ccu_pll(_hw) container_of(_hw, struct ccu_pll, hw) argument
A Dccu-div.h110 #define to_ccu_div(_hw) container_of(_hw, struct ccu_div, hw) argument
/linux-6.3-rc2/drivers/clk/
A Dclk-aspeed.h56 #define to_aspeed_clk_gate(_hw) container_of(_hw, struct aspeed_clk_gate, hw) argument
/linux-6.3-rc2/drivers/clk/davinci/
A Dda8xx-cfgchip.c39 #define to_da8xx_cfgchip_gate_clk(_hw) \ argument
40 container_of((_hw), struct da8xx_cfgchip_gate_clk, hw)
210 #define to_da8xx_cfgchip_mux_clk(_hw) \ argument
211 container_of((_hw), struct da8xx_cfgchip_mux_clk, hw)
352 #define to_da8xx_usb0_clk48(_hw) \ argument
353 container_of((_hw), struct da8xx_usb0_clk48, hw)
544 #define to_da8xx_usb1_clk48(_hw) \ argument
545 container_of((_hw), struct da8xx_usb1_clk48, hw)
/linux-6.3-rc2/drivers/clk/x86/
A Dclk-cgu.c20 #define to_lgm_clk_mux(_hw) container_of(_hw, struct lgm_clk_mux, hw) argument
21 #define to_lgm_clk_divider(_hw) container_of(_hw, struct lgm_clk_divider, hw) argument
22 #define to_lgm_clk_gate(_hw) container_of(_hw, struct lgm_clk_gate, hw) argument
23 #define to_lgm_clk_ddiv(_hw) container_of(_hw, struct lgm_clk_ddiv, hw) argument
/linux-6.3-rc2/include/linux/
A Dclk-provider.h520 #define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw) argument
671 #define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw) argument
958 #define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw) argument
1080 #define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw) argument
1149 #define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw) argument
1198 #define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw) argument
1230 #define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw) argument
/linux-6.3-rc2/drivers/clk/ti/
A Dclock.h24 #define to_clk_omap_divider(_hw) container_of(_hw, struct clk_omap_divider, hw) argument
37 #define to_clk_omap_mux(_hw) container_of(_hw, struct clk_omap_mux, hw) argument
/linux-6.3-rc2/drivers/clk/meson/
A Dvid-pll-div.c58 #define to_meson_vid_pll_div(_hw) \ argument
59 container_of(_hw, struct meson_vid_pll_div, hw)
/linux-6.3-rc2/drivers/clk/microchip/
A Dclk-core.c95 #define clkhw_to_pbclk(_hw) container_of(_hw, struct pic32_periph_clk, hw) argument
245 #define clkhw_to_refosc(_hw) container_of(_hw, struct pic32_ref_osc, hw) argument
589 #define clkhw_to_spll(_hw) container_of(_hw, struct pic32_sys_pll, hw) argument
770 #define clkhw_to_sys_clk(_hw) container_of(_hw, struct pic32_sys_clk, hw) argument
962 #define clkhw_to_sosc(_hw) container_of(_hw, struct pic32_sec_osc, hw) argument
/linux-6.3-rc2/drivers/clk/ingenic/
A Dcgu.h220 #define to_ingenic_clk(_hw) container_of(_hw, struct ingenic_clk, hw) argument
/linux-6.3-rc2/drivers/clk/uniphier/
A Dclk-uniphier-gate.c20 #define to_uniphier_clk_gate(_hw) \ argument
21 container_of(_hw, struct uniphier_clk_gate, hw)
A Dclk-uniphier-mux.c21 #define to_uniphier_clk_mux(_hw) container_of(_hw, struct uniphier_clk_mux, hw) argument
A Dclk-uniphier-cpugear.c25 #define to_uniphier_clk_cpugear(_hw) \ argument
26 container_of(_hw, struct uniphier_clk_cpugear, hw)
/linux-6.3-rc2/drivers/clk/mxs/
A Dclk-pll.c30 #define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw) argument
/linux-6.3-rc2/drivers/clk/zynqmp/
A Dclk-gate-zynqmp.c26 #define to_zynqmp_clk_gate(_hw) container_of(_hw, struct zynqmp_clk_gate, hw) argument
/linux-6.3-rc2/drivers/clk/rockchip/
A Dclk-inverter.c21 #define to_inv_clock(_hw) container_of(_hw, struct rockchip_inv_clock, hw) argument
A Dclk-muxgrf.c19 #define to_muxgrf_clock(_hw) container_of(_hw, struct rockchip_muxgrf_clock, hw) argument

Completed in 60 milliseconds

1234567