Searched refs:clock_req (Results 1 – 13 of 13) sorted by relevance
601 struct pp_display_clock_request clock_req; in pp_nv_set_hard_min_dcefclk_by_freq() local604 clock_req.clock_type = amd_pp_dcef_clock; in pp_nv_set_hard_min_dcefclk_by_freq()605 clock_req.clock_freq_in_khz = mhz * 1000; in pp_nv_set_hard_min_dcefclk_by_freq()624 struct pp_display_clock_request clock_req; in pp_nv_set_hard_min_uclk_by_freq() local627 clock_req.clock_type = amd_pp_mem_clock; in pp_nv_set_hard_min_uclk_by_freq()628 clock_req.clock_freq_in_khz = mhz * 1000; in pp_nv_set_hard_min_uclk_by_freq()660 struct pp_display_clock_request clock_req; in pp_nv_set_voltage_by_freq() local665 clock_req.clock_type = amd_pp_disp_clock; in pp_nv_set_voltage_by_freq()668 clock_req.clock_type = amd_pp_phy_clock; in pp_nv_set_voltage_by_freq()671 clock_req.clock_type = amd_pp_pixel_clock; in pp_nv_set_voltage_by_freq()[all …]
52 struct pp_display_clock_request *clock_req) in smu10_display_clock_voltage_request() argument55 enum amd_pp_clock_type clk_type = clock_req->clock_type; in smu10_display_clock_voltage_request()56 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in smu10_display_clock_voltage_request()192 struct pp_display_clock_request clock_req; in smu10_set_clock_limit() local195 clock_req.clock_type = amd_pp_dcf_clock; in smu10_set_clock_limit()196 clock_req.clock_freq_in_khz = clocks.dcefClock * 10; in smu10_set_clock_limit()198 PP_ASSERT_WITH_CODE(!smu10_display_clock_voltage_request(hwmgr, &clock_req), in smu10_set_clock_limit()
1564 struct pp_display_clock_request *clock_req) in vega12_display_clock_voltage_request() argument1568 enum amd_pp_clock_type clk_type = clock_req->clock_type; in vega12_display_clock_voltage_request()1569 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in vega12_display_clock_voltage_request()1611 struct pp_display_clock_request clock_req; in vega12_notify_smc_display_config_after_ps_adjustment() local1625 clock_req.clock_type = amd_pp_dcef_clock; in vega12_notify_smc_display_config_after_ps_adjustment()1626 clock_req.clock_freq_in_khz = min_clocks.dcefClock/10; in vega12_notify_smc_display_config_after_ps_adjustment()1627 if (!vega12_display_clock_voltage_request(hwmgr, &clock_req)) { in vega12_notify_smc_display_config_after_ps_adjustment()
2280 struct pp_display_clock_request *clock_req) in vega20_display_clock_voltage_request() argument2284 enum amd_pp_clock_type clk_type = clock_req->clock_type; in vega20_display_clock_voltage_request()2285 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in vega20_display_clock_voltage_request()2336 struct pp_display_clock_request clock_req; in vega20_notify_smc_display_config_after_ps_adjustment() local2344 clock_req.clock_type = amd_pp_dcef_clock; in vega20_notify_smc_display_config_after_ps_adjustment()2345 clock_req.clock_freq_in_khz = min_clocks.dcefClock * 10; in vega20_notify_smc_display_config_after_ps_adjustment()2346 if (!vega20_display_clock_voltage_request(hwmgr, &clock_req)) { in vega20_notify_smc_display_config_after_ps_adjustment()
4004 struct pp_display_clock_request *clock_req) in vega10_display_clock_voltage_request() argument4007 enum amd_pp_clock_type clk_type = clock_req->clock_type; in vega10_display_clock_voltage_request()4008 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in vega10_display_clock_voltage_request()4074 struct pp_display_clock_request clock_req; in vega10_notify_smc_display_config_after_ps_adjustment() local4093 clock_req.clock_type = amd_pp_dcef_clock; in vega10_notify_smc_display_config_after_ps_adjustment()4094 clock_req.clock_freq_in_khz = dpm_table->dpm_levels[i].value * 10; in vega10_notify_smc_display_config_after_ps_adjustment()4095 if (!vega10_display_clock_voltage_request(hwmgr, &clock_req)) { in vega10_notify_smc_display_config_after_ps_adjustment()
187 *clock_req);
209 *clock_req);
1074 *clock_req);
1054 *clock_req) in smu_v11_0_display_clock_voltage_request()1056 enum amd_pp_clock_type clk_type = clock_req->clock_type; in smu_v11_0_display_clock_voltage_request()1059 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in smu_v11_0_display_clock_voltage_request()
2080 struct pp_display_clock_request clock_req; in navi10_notify_smc_display_config() local2088 clock_req.clock_type = amd_pp_dcef_clock; in navi10_notify_smc_display_config()2089 clock_req.clock_freq_in_khz = min_clocks.dcef_clock * 10; in navi10_notify_smc_display_config()2091 ret = smu_v11_0_display_clock_voltage_request(smu, &clock_req); in navi10_notify_smc_display_config()
1771 struct pp_display_clock_request clock_req; in sienna_cichlid_notify_smc_display_config() local1779 clock_req.clock_type = amd_pp_dcef_clock; in sienna_cichlid_notify_smc_display_config()1780 clock_req.clock_freq_in_khz = min_clocks.dcef_clock * 10; in sienna_cichlid_notify_smc_display_config()1782 ret = smu_v11_0_display_clock_voltage_request(smu, &clock_req); in sienna_cichlid_notify_smc_display_config()
1102 *clock_req) in smu_v13_0_display_clock_voltage_request()1104 enum amd_pp_clock_type clk_type = clock_req->clock_type; in smu_v13_0_display_clock_voltage_request()1107 uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000; in smu_v13_0_display_clock_voltage_request()
2724 struct pp_display_clock_request *clock_req) in smu_display_clock_voltage_request() argument2733 ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req); in smu_display_clock_voltage_request()
Completed in 56 milliseconds